LEA-SIoT: Hardware Architecture of Lightweight Encryption Algorithm for Secure IoT on FPGA Platform

被引:0
|
作者
Bharathi, R. [1 ]
Parvatham, N. [1 ]
机构
[1] PRIST Univ, Thanjavur, Tamil Nadu, India
关键词
IOT Devices; Security algorithm; Encryption; Decryption; Key generation; FPGA;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
The Internet of Things (IoT) is one of the emerging technology in today's world to connect billions of electronic devices and providing the data security to these electronic devices while transmission from the attacks is a big challenging task. These electronic devices are smaller and consume less power. The conventional security algorithms are complex with its computations and not suitable for IoT environments. In this article, the hardware architecture of the new Lightweight encryption algorithm (LEA) for the secured Internet of things (SIoT) is designed, which includes Encryption, decryption along with key generation process. The New LEA-SIoT is a hybrid combination of the Feistel networks and Substitution-permutation Network (SPN). The encryption/decryption architecture is the composition of Logical operations, substitution transformations, and swapping. The encryption/decryption process is designed for 64-bit data input and 64-bit key inputs. The key generation process is designed with the help of KHAZAD block cipher algorithm. The encryption and key generation process are executing in parallel with pipelined architecture with five rounds to improve the hardware and computational complexity in IoT systems. The LEA-SIoT is designed on the Xilinx platform and implemented on Artix-7 FPGA. The hardware constraints like area, power, and timing utilization are summarized. The Comparison of the LEA-SIoT with similar security algorithms is tabulated with improvements.
引用
收藏
页码:720 / 725
页数:6
相关论文
共 50 条
  • [41] Analysis of cryptographic encryption algorithm design to Secure IoT Devices: A review
    Garg, Piyush
    Singh, Dileep Kumar
    MATERIALS TODAY-PROCEEDINGS, 2022, 51 : 810 - 814
  • [42] Implementation of Pipelined Hardware Architecture for AES Algorithm using FPGA
    Kumar, J. Senthil
    Mahalakshmi, C.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 260 - 264
  • [43] Hardware architecture of MAP algorithm for turbo codes implemented in a FPGA
    Marín, RR
    García, ADG
    Pérez, LFG
    Villarruel, JEG
    15TH INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS, PROCEEDINGS, 2005, : 70 - 75
  • [44] FPGA-Based Parallel Hardware Architecture For SIFT Algorithm
    Peng, J. Q.
    Liu, Y. H.
    Lyu, C. Y.
    Li, Y. H.
    Zhou, W. G.
    Fan, K.
    2016 IEEE INTERNATIONAL CONFERENCE ON REAL-TIME COMPUTING AND ROBOTICS (IEEE RCAR), 2016, : 277 - 282
  • [45] Parallel Hardware Architecture and FPGA Implementation of a Differential Evolution Algorithm
    Jewajinda, Yutana
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [46] Implementation of High Performance Hardware Architecture of OpenSURF Algorithm on FPGA
    Fan, Xitian
    Wu, Chenlu
    Cao, Wei
    Zhou, Xuegong
    Wang, Shengye
    Wang, Lingli
    PROCEEDINGS OF THE 2013 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2013, : 152 - 159
  • [47] Customized blockchain-based architecture for secure smart home for lightweight IoT
    Ammi, Meryem
    Alarabi, Shatha
    Benkhelifa, Elhadj
    Information Processing and Management, 2021, 58 (03):
  • [48] An improved LEA block encryption algorithm to prevent side-channel attack in the IoT system
    Choi, Jaehak
    Kim, Youngseop
    2016 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA), 2016,
  • [49] Customized blockchain-based architecture for secure smart home for lightweight IoT
    Ammi, Meryem
    Alarabi, Shatha
    Benkhelifa, Elhadj
    INFORMATION PROCESSING & MANAGEMENT, 2021, 58 (03)
  • [50] An optimized reconfigurable algorithm for FPGA architecture oriented IoT applications
    Kavitha, M. S.
    Rangarajan, P.
    COGNITIVE SYSTEMS RESEARCH, 2018, 52 : 335 - 341