1T-1C FRAM Cell Reading without Reference-Voltage Generation

被引:0
|
作者
Sharroush, Sherif M. [1 ]
机构
[1] Port Said Univ, Fac Engn, Dept Elect Engn, Port Said, Egypt
来源
PROCEEDINGS OF THE 2013 SECOND INTERNATIONAL JAPAN-EGYPT CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS (JEC-ECC) | 2013年
关键词
ferroelectric memory; read access time; reference voltage; sense amplifier;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Reading 2T-2C ferroelectric random-access memory (FRAM) cells does not require generating a reference voltage as this architecture is self-referenced. However, this architecture consumes a relatively large silicon area. So, 1T-1C FRAMs are used instead. Reading 1T-1C FRAMs, however, requires generating a reference voltage that is ideally halfway between the bitline voltage generated in case of "0" reading, V-0, and in case of "1" reading, V-1. Then, this reference voltage will be compared with the bitline voltage by a sense amplifier. In this paper, a preview of some of the schemes that does not require generating a reference voltage will be introduced. Then, a novel reading scheme that does not require the generation of a reference voltage and depends on using two cascaded inverters is discussed. The proposed scheme will be simulated for the 0.13 mu m CMOS technology and shows a 60% reduction in the read access time for stored "1". The reduction in the read access time can be attributed to the fact that the output data will be taken at a parasitic capacitance that is much smaller than the bitline parasitic capacitance.
引用
收藏
页码:40 / 45
页数:6
相关论文
共 50 条
  • [41] Advanced encapsulating barrier layer technology for 0.25 μm 1T1C 32Mbit FRAM
    Joo, HJ
    Song, YJ
    Kim, HH
    Jang, NW
    Lee, SY
    Park, YS
    Kim, K
    INTEGRATED FERROELECTRICS, 2002, 48 : 119 - 126
  • [42] 130 nm-technology, 0.25 μm2 1T1C FRAM cell for SoC (System-on-a-Chip)-friendly applications
    Hong, Y. K.
    Jung, D. J.
    Kang, S. K.
    Kim, H. S.
    Jung, J. Y.
    Koh, H. K.
    Park, J. H.
    Choi, D. Y.
    Kim, S. E.
    Ann, W. S.
    Kang, Y. M.
    Kim, H. H.
    Kim, J. -H.
    Jung, W. U.
    Lee, E. S.
    Lee, S. Y.
    Jeong, H. S.
    Kim, Kinam
    2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, : 230 - +
  • [43] Charge-based Sense Demonstration in 1T-1C HZO FeRAM Arrays to Overcome CBL-induced Bank Size Limitations
    Billoint, O.
    Martin, S.
    Laguerre, J.
    Hosier, L.
    Coignus, J.
    Carabasse, C.
    Andrieu, F.
    Grenouillet, L.
    2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,
  • [44] The Challenges and Directions for the Mass-Production of Highly-Reliable, High-Density 1T1C FRAM
    Kang, Y. M.
    Lee, S. Y.
    2008 17TH IEEE INTERNATIONAL SYMPOSIUM ON THE APPLICATIONS OF FERROELECTRICS, 2008, : 170 - 171
  • [45] A novel encapsulation technology for mass-productive 15 nm, 64-Mb, 1T1C FRAM
    Ko, H. K.
    Jung, D. J.
    Hong, Y. K.
    Park, J. H.
    Kang, Y. M.
    Kim, H. H.
    Kang, S. K.
    Kim, H. S.
    Jung, J. Y.
    Choi, D. Y.
    Kim, S. Y.
    Ahn, W. S.
    Kim, J. -H.
    Jung, W. W.
    Lee, E. S.
    Kang, J. Y.
    Lee, S. Y.
    Jeong, H. S.
    Kim, Kinam
    2007 SIXTEENTH IEEE INTERNATIONAL SYMPOSIUM ON THE APPLICATIONS OF FERROELECTRICS, VOLS 1 AND 2, 2007, : 25 - 27
  • [46] Capacitorless 1T DRAM sensing scheme with automatic reference generation
    Blagojevic, Marija
    Kayal, Maher
    Pastre, Marc
    Harik, Louis
    Declercq, Michel J.
    Okhonin, Serguei
    Fazan, Pierre C.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) : 1463 - 1470
  • [47] 1T1MTJ STT-MRAM Cell Array Design with an Adaptive Reference Voltage Generator for Improving Device Variation Tolerance
    Koike, Hiroki
    Miura, Sadahiko
    Honjo, Hiroaki
    Watanabe, Tosinari
    Sato, Hideo
    Sato, Soshi
    Nasuno, Takashi
    Noguchi, Yasuo
    Yasuhira, Mitsuo
    Tanigawa, Takaho
    Muraguchi, Masakazu
    Niwa, Masaaki
    Ito, Kenchi
    Ikeda, Shoji
    Ohno, Hideo
    Endoh, Tetsuo
    2015 IEEE 7TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2015, : 141 - 144
  • [49] From submicron stand-alone capacitor testing to fast pulse switching experiments and testing of fully integrated ferroelectric 1T-1C test structures
    Schmitz, T
    Tiedke, S
    Ellerkmann, U
    INTEGRATED FERROELECTRICS, 2004, 67 : 125 - 131
  • [50] Integration and electrical properties of novel ferroelectric capacitors for 0.25 μm 1 transistor 1 capacitor ferroelectric random access memory (1T1C FRAM)
    Song, YJ
    Jang, NW
    Jung, DJ
    Kim, HH
    Joo, HJ
    Lee, SY
    Lee, KM
    Joo, SH
    Park, SO
    Kim, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2002, 41 (4B): : 2635 - 2638