1T-1C FRAM Cell Reading without Reference-Voltage Generation

被引:0
|
作者
Sharroush, Sherif M. [1 ]
机构
[1] Port Said Univ, Fac Engn, Dept Elect Engn, Port Said, Egypt
来源
PROCEEDINGS OF THE 2013 SECOND INTERNATIONAL JAPAN-EGYPT CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND COMPUTERS (JEC-ECC) | 2013年
关键词
ferroelectric memory; read access time; reference voltage; sense amplifier;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Reading 2T-2C ferroelectric random-access memory (FRAM) cells does not require generating a reference voltage as this architecture is self-referenced. However, this architecture consumes a relatively large silicon area. So, 1T-1C FRAMs are used instead. Reading 1T-1C FRAMs, however, requires generating a reference voltage that is ideally halfway between the bitline voltage generated in case of "0" reading, V-0, and in case of "1" reading, V-1. Then, this reference voltage will be compared with the bitline voltage by a sense amplifier. In this paper, a preview of some of the schemes that does not require generating a reference voltage will be introduced. Then, a novel reading scheme that does not require the generation of a reference voltage and depends on using two cascaded inverters is discussed. The proposed scheme will be simulated for the 0.13 mu m CMOS technology and shows a 60% reduction in the read access time for stored "1". The reduction in the read access time can be attributed to the fact that the output data will be taken at a parasitic capacitance that is much smaller than the bitline parasitic capacitance.
引用
收藏
页码:40 / 45
页数:6
相关论文
共 50 条
  • [1] Pyroelectric effects on 1T-1C fram and 1Tr FRAM
    Yoo, IK
    Chung, IS
    Kim, CJ
    Lee, JK
    Jeon, BK
    Desu, SB
    FERROELECTRIC THIN FILMS VII, 1999, 541 : 481 - 487
  • [2] Pyroelectric effects on 1T-1C FRAM and 1Tr FRAM
    Yoo, In Kyeong
    Chung, I.S.
    Kim, C.J.
    Lee, J.K.
    Jeon, B.K.
    Desu, S.B.
    Materials Research Society Symposium - Proceedings, 1999, 541 : 481 - 487
  • [3] Reference voltage generation scheme enhancing speed and reliability for 1T1C-type FRAM
    Jia, Ze
    Zhang, Gong
    Liu, Jizhi
    Liu, Zhiwei
    Liou, Juin J.
    ELECTRONICS LETTERS, 2014, 50 (03) : 154 - 156
  • [4] A current-based reference-generation scheme for 1T-1C ferroelectric random-access memories
    Siu, JWK
    Eslami, Y
    Sheikholeslami, A
    Gulak, PG
    Endo, T
    Kawashima, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (03) : 541 - 549
  • [5] A constant reference bit-line voltage data sensing technique without reference cell for 1T1C FeRAMs
    Kim, Shiho
    Kim, J.S.
    You, I.K.
    Lee, W.J.
    Yu, B.G.
    Maes, Herman
    Integrated Ferroelectrics, 2002, 47 : 51 - 60
  • [6] A constant reference bit-line voltage data sensing technique without reference cell for 1T1C FeRAMs
    Kim, S
    Kim, JS
    You, IK
    Lee, WJ
    Yu, BG
    Maes, H
    INTEGRATED FERROELECTRICS, 2002, 47 : 51 - 60
  • [7] 1T1C FRAM
    Kim, K
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 81 - 84
  • [8] Performance optimization of 1T-1C DRAMs: A quantitative study
    Sharroush, Sherif M.
    MICROELECTRONICS JOURNAL, 2016, 52 : 147 - 164
  • [9] A Bitline-Driven 1T-1C DRAM Readout Scheme
    Sharroush, Sherif M.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 2921 - 2925
  • [10] A predischarged bitline 1T-1C DRAM readout scheme
    Sharroush, Sherif M.
    MICROELECTRONICS JOURNAL, 2019, 83 : 168 - 184