Comparator-Based Switched-Capacitor Pipelined ADC with Background Offset Calibration

被引:0
|
作者
Jang, Ji-Eun [1 ]
机构
[1] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A background offset calibration technique for a comparator-based switched-capacitor (CBSC) circuit is proposed. The calibration circuitry employs a dynamic latch to determine an offset and an auxiliary differential input pair to cancel the offset. Since the proposed technique does not require additional auto-zeroing or offset detecting periods, it is suitable for high-speed low-power operations. A prototype 10-bit 100-MS/s pipelined CBSC ADC is designed and simulated in a 0.13 mu m CMOS process. Post-layout simulation results show the prototype ADC achieves 9.5 ENOB with a 25.4-MHz sinusoidal input signal and power consumption is 5.9 mW.
引用
收藏
页码:253 / 256
页数:4
相关论文
共 50 条
  • [21] An offset cancellation technique in a switched-capacitor comparator for SAR ADCs
    Tong Xingyuan
    Zhu Zhangming
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (01)
  • [22] Pipelined SAR with Comparator-Based Switch-Capacitor Residue Amplification
    Torres, Frank Sill
    Kohler Marra Pinto, Pedro Henrique
    2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 119 - 122
  • [23] A Modified Structure for High-Speed and Low-Overshoot Comparator-Based Switched-Capacitor Integrator
    Roozbehani, Ali
    Pishgar, Seyyed Hossein
    Hashemipour, Omid
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [24] Overshoot Cancelation of Residue Voltage in Fully Differential Comparator-based Pipelined ADC
    Hosseinnejad, Mahdi
    Shamsi, Hossein
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1054 - 1058
  • [25] Cascade delta-sigma modulator with pseudo-differential comparator-based switched-capacitor gain stage
    Prelog, Dusan
    Momeni, Massoud
    Horvat, Bogomir
    Glesner, Manfred
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2007, 51 (03) : 201 - 206
  • [26] Cascade delta-sigma modulator with pseudo-differential comparator-based switched-capacitor gain stage
    Dusan Prelog
    Massoud Momeni
    Bogomir Horvat
    Manfred Glesner
    Analog Integrated Circuits and Signal Processing, 2007, 51 : 201 - 206
  • [27] DIGITAL BACKGROUND CALIBRATION OF CAPACITOR MISMATCHES AND HARMONIC DISTORTION IN PIPELINED ADC
    Wu Chubin
    Zhang Zhang
    Gao Shanqing
    Yu Changhu
    Xie Guangjun
    JournalofElectronics(China), 2013, 30 (03) : 299 - 307
  • [28] A digital blind background capacitor mismatch calibration technique for pipelined ADC
    El-Sankary, K
    Sawan, M
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (10) : 507 - 510
  • [29] A Pseudo-Differential Comparator-Based Pipelined ADC with Common Mode Feedforward Technique
    Ding, Li
    Chan, Sio
    Wong, Kim-Fai
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, R. P.
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 276 - +
  • [30] Calibration of Capacitor Mismatch and Static Comparator Offset in SAR ADC with digital redundancy
    Lopez-Angulo, Antonio
    Gines, Antonio
    Peralias, Eduardo
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,