Machine Learning Based Framework to Predict Performance Evaluation of On-Chip Networks

被引:0
|
作者
Kumar, Anil [1 ]
Talawar, Basavaraj [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, SPARK Lab, Mangalore, India
关键词
Network-on-Chip; Machine Learning; Support Vector Regression; Booksim; Artificial Neural Network; Latency; Hop Count;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Chip Multiprocessors(CMPs) and Multiprocessor System-on-Chips(MPSoCs) are meeting the ever increasing demand for high performance in processing large scale data and applications. There is a corresponding increase in the volume and frequency of traffic in the Network-on-Chip(NoC) architectures like CMPs and SoCs. NoC performance parameters like network latency, flit latency and hop count are critical measures which directly influence the overall performance of the architecture and execution time of the application. Unfortunately, cycle-accurate software simulators become slow for interactive use with an increase in architectural size of NoC. In order to provide the chip designer with an efficient framework for accurate measurements of NoC performance parameters, we propose a Machine Learning(ML) framework. Which is designed using different ML regression algorithms like Support Vector Regression(SVR) with different kernels and Artificial Neural Networks(ANN) with different activation functions. The proposed learning framework can be used to analyze the performance parameters of Mesh and Torus based NoC architectures. Results obtained are compared against the widely used cycle-accurate Booksim simulator. Experiments were conducted by variables like topology size from 2x2 to 30x30 with different virtual channels, traffic patterns and injection rates. The framework showed an approximate prediction error of 5% to 8% and overall minimum speedup of 1500x to 2000x.
引用
收藏
页码:119 / 124
页数:6
相关论文
共 50 条
  • [41] A Machine-Learning-Based Approach to Predict Deforestation Related to Oil Palm: Conceptual Framework and Experimental Evaluation
    Sboui, Tarek
    Saidi, Salwa
    Lakti, Ahmed
    APPLIED SCIENCES-BASEL, 2023, 13 (03):
  • [42] Evaluation of the Potential Performance of Graphene Nanoribbons as On-Chip Interconnects
    Rakheja, Shaloo
    Kumar, Vachan
    Naeemi, Azad
    PROCEEDINGS OF THE IEEE, 2013, 101 (07) : 1740 - 1765
  • [43] Performance evaluation and design tradeoffs of on-chip interconnect architectures
    Bakhouya, M.
    Suboh, S.
    Gaber, J.
    El-Ghazawi, T.
    Niar, S.
    SIMULATION MODELLING PRACTICE AND THEORY, 2011, 19 (06) : 1496 - 1505
  • [44] Biologically-inspired on-chip learning in pulsed neural networks
    Lehmann, T
    Woodburn, R
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1999, 18 (2-3) : 117 - 131
  • [45] Memory Organization and Structures for On-Chip Learning in Spiking Neural Networks
    Schaefer, Clemens J. S.
    Joshi, Siddharth
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 599 - 602
  • [46] A quantitative performance evaluation of fast on-chip memories of GPUs
    Konstantinidis, Elias
    Cotronis, Yiannis
    2016 24TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING (PDP), 2016, : 448 - 455
  • [47] Biologically-Inspired On-Chip Learning in Pulsed Neural Networks
    Torsten Lehmann
    Robin Woodburn
    Analog Integrated Circuits and Signal Processing, 1999, 18 : 117 - 131
  • [48] Artificial olfaction system with hardware on-chip learning neural networks
    Tisan, Alin
    Cirstea, Marcian
    Oniga, Stefan
    Buchman, Attila
    OPTIM 2010: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON OPTIMIZATION OF ELECTRICAL AND ELECTRONIC EQUIPMENT, PTS I-IV, 2010, : 884 - +
  • [49] Functional Testing of On-chip Analog/RF Circuits using Machine Learning based Regression Models
    Shrivastava, Anshaj
    Banerjee, Gaurab
    2022 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA), 2022,
  • [50] Architectural Exploration for On-chip, Online Learning in Spiking Neural Networks
    Roy, Subhrajit
    Kar, Sougata Kumar
    Basu, Arindam
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 128 - 131