Device Characteristics of Single-Gate Vertical Channel (SGVC) 3D NAND Flash Architecture

被引:0
|
作者
Wu, Chen-Jun [1 ]
Lue, Hang-Ting [1 ]
Hsu, Tzu-Hsuan [1 ]
Hsieh, Chih-Chang [1 ]
Chen, Wei-Chen [1 ]
Du, Pei-Ying [1 ]
Chiu, Chia-Jung [1 ]
Lu, Chih-Yuan [1 ]
机构
[1] Macronix Int Co Ltd, Emerging Cent Lab, 16 Li Hsin Rd,Hsinchu Sci Pk, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Device characteristics of single-gate vertical channel (SGVC) 3D NAND architecture are discussed in detail. The most important feature of SGVC is that the memory cell is a flat-channel device in 3D, different from the more often used gate-all-around (GAA) macaroni cell. Through various device optimizations, we have successfully produced excellent cell initial performances and more than 10V peak P/E window for each memory cell. In sharp contrast to the GAA cell, the SGVC flat cell naturally has superior layer-to-layer device uniformity that tolerates non-ideal vertical etching. Memory window managements in MLC and TLC applications are discussed. It is found that the major interference factor comes from the WL to WL interference. The root cause of WL interference is identified to be the channel potential interaction between the selected gate and neighbor WL in a junction-free 3D NAND. Random grain boundary trap effect further deteriorates the WL interference. It is found that the commonly adopted WL iterating algorithms in conventional FG NAND is also suitable for our SGVC 3D NAND to provide very tight Vt distribution for MLC and TLC applications.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Bottom-Source Single-Gate Vertical Channel (BS-SGVC) 3D NAND Flash Architecture and Studies of Bottom Source Engineering
    Lai, Sheng-Chih
    Lue, Hang-Ting
    Hsu, Tzu-Hsuan
    Wu, Chen-Jun
    Liang, Li-Yang
    Du, Pei-Ying
    Chiu, Chia-Jung
    Lu, Chih-Yuan
    2016 IEEE 8TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2016,
  • [2] A Novel Double-density Single-gate Vertical-channel (SGVC) 3D NAND Flash Utilizing a Flat-Channel Thin-Body Device
    Chiu, Chia-Jung
    Lue, Hang-Ting
    Hsieh, Kuang-Yeu
    Lu, Chih-Yuan
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 859 - 862
  • [3] A Novel Double-density Single-gate Vertical-channel (SGVC) 3D NAND Flash Featuring a Flat-channel Device with Excellent Layer Uniformity
    Lue, Hang-Ting
    Chiu, Chia-Jung
    Lu, Chih-Yuan
    2016 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2016,
  • [4] A Novel Double-density, Single-Gate Vertical Channel (SGVC) 3D NAND Flash That Is Tolerant to Deep Vertical Etching CD Variation and Possesses Robust Read-disturb Immunity
    Lue, Hang-Ting
    Hsu, Tzu-Hsuan
    Wu, Chen-Jun
    Chen, Wei-Chen
    Yeh, Teng-Hao
    Chang, Kuo-Pin
    Hsieh, Chih-Chang
    Du, Pei-Ying
    Hsiao, Yi-Hsuan
    Jiang, Yu-Wei
    Lee, Guan-Ru
    Lo, Roger
    Su, Yan-Ru
    Huang, Chiatze
    Lai, Sheng-Chih
    Liang, Li-Yang
    Chen, Chieh-Fang
    Hung, Min-Feng
    Hu, Chih-Wei
    Chiu, Chia-Jung
    Lu, Chih-Yuan
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [5] Overview of 3D NAND Flash and Progress of Vertical Gate (VG) Architecture
    Lue, Hang-Ting
    Chen, Shih-Hung
    Shih, Yen-Hao
    Hsieh, Kuang-Yeu
    Lu, Chih-Yuan
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 914 - 917
  • [6] OVERVIEW OF 3D NAND FLASH AND PROGRESS OF SPLIT-PAGE 3D VERTICAL GATE (3DVG) NAND ARCHITECTURE
    Du, Pei-Ying
    Lue, Hang-Ting
    Shih, Yen-Hao
    Hsieh, Kuang-Yeu
    Lu, Chih-Yuan
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [7] A 128Gb (MLC)/192Gb (TLC) Single-Gate Vertical Channel (SGVC) Architecture 3D NAND using only 16 Layers with Robust Read Disturb, Long-Retention and Excellent Scaling Capability
    Lue, Hang-Ting
    Du, Pei-Ying
    Chen, Wei-Chen
    Lee, Yung-Chun
    Hsu, Tzu-Hsuan
    Yeh, Teng-Hao
    Chang, Kuo-Pin
    Hsieh, Chih-Chang
    Huang, Chiatze
    Lee, Guan-Ru
    Chen, Chih-Ping
    Chen, Chieh-Fang
    Chin, Chia-Jung
    Chen, Y. J.
    Lu, W. P.
    Yang, Tahone
    Chen, Kuang-Chao
    Hung, Chun-Hsiung
    Wang, Keh-Chung
    Lu, Chih-Yuan
    2017 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2017,
  • [8] 3D NAND flash memory with laterally-recessed channel (LRC) and connection gate architecture
    Yun, Jang-Gn
    Lee, Jong Duk
    Park, Byung-Gook
    SOLID-STATE ELECTRONICS, 2011, 55 (01) : 37 - 43
  • [9] Design Innovations to Optimize the 3D Stackable Vertical Gate (VG) NAND Flash
    Hung, Chun-Hsiung
    Lue, Hang-Ting
    Hung, Shuo-Nan
    Hsieh, Chih-Chang
    Chang, Kuo-Pin
    Chen, Ti-Wen
    Huang, Shih-Lin
    Chen, Tzung Shen
    Chang, Chih-Shen
    Yeh, Wen-Wei
    Hsiao, Yi-Hsuan
    Chen, Chieh-Fang
    Huang, Shih-Cheng
    Chen, Yan-Ru
    Lee, Guan-Ru
    Hu, Chih-Wei
    Chen, Shih-Hung
    Chiu, Chia-Jung
    Shih, Yen-Hao
    Lu, Chih-Yuan
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [10] Vertical 3D NAND Flash Memory Technology
    Nitayama, Akihiro
    Aochi, Hideaki
    ULSI PROCESS INTEGRATION 7, 2011, 41 (07): : 15 - 25