An Integrated Digital System Design Framework With On-Chip Functional Verification and Performance Evaluation

被引:0
|
作者
Cano-Quiveu, German [1 ]
Ruiz-De-Clavijo-Vazquez, Paulino [1 ]
Bellido-Diaz, Manuel J. [1 ]
Guerrero-Martos, David [1 ]
Viejo-Cortes, Julian [1 ]
Juan-Chico, Jorge [1 ]
机构
[1] Univ Seville, Dept Elect Technol, Seville 41012, Spain
关键词
Hardware design languages; Field programmable gate arrays; Tools; Software; System-on-chip; Hardware; !text type='Python']Python[!/text; FPGA; framework; HDL; IoT; IPCore; on-chip; performance; verification; HARDWARE;
D O I
10.1109/ACCESS.2021.3132188
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper introduces a design and on-chip verification framework for IPCores in FPGA platforms. The methodology of the proposed framework is based on the development of a high level software model, an HDL description of the IPCore and the verification of the system under test by the Autotest Core, an on-chip verification core developed for this framework. The test pattern generation is done at the high level in software and used throughout the design and verification process. HDL simulation results can then be compared to on-chip results and get performance measurements from the Autotest Core. The Off-line testing is possible by using standard low-cost Flash storage (SD card). The proposed framework and methodology applied to PRESENT and SPONGENT cryptographic algorithms has shown over two orders of magnitude better performance than commercial tools like Xilinx's VIO and a hardware footprint of the verification cored below 3% of the available FPGA resources.
引用
收藏
页码:161383 / 161394
页数:12
相关论文
共 50 条
  • [1] A High-Performance On-Chip Bus (MSBUS) Design and Verification
    Yang, Xiaokun
    Andrian, Jean H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1350 - 1354
  • [2] Design and Verification of an All-Digital On-Chip Process Variation Sensor
    Oh, Reum
    Jang, Ji Woong
    Sung, Man Young
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1684 - 1687
  • [3] A Fully Integrated On-Chip Inductive Digital Isolator: Design Investigation and Simulation
    Altoobaji, Isa
    Ali, Mohamed
    Hassan, Ahmad
    Nabavi, Morteza
    Audet, Yves
    Lakhssassi, Ahmed
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 868 - 871
  • [4] Performance evaluation and design tradeoffs of on-chip interconnect architectures
    Bakhouya, M.
    Suboh, S.
    Gaber, J.
    El-Ghazawi, T.
    Niar, S.
    SIMULATION MODELLING PRACTICE AND THEORY, 2011, 19 (06) : 1496 - 1505
  • [5] An Enhanced Simulation Framework for the Performance Evaluation of On-Chip Network Designs
    Khan, Sarzamin
    Anjum, Sheraz
    Gulzari, Usman Ali
    Ahmad, Ayaz
    Umer, Tariq
    2018 IEEE 9TH ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2018, : 929 - 933
  • [6] Design of On-Chip Integrated Hall Sensor
    Wang Lei
    Zhao Mao
    Pan Hongbing
    He Shuzhuan
    Li Wei
    PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 482 - 485
  • [7] Design and evaluation of high performance microprocessor with reconfigurable on-chip memory
    Ohneda, T
    Kondo, M
    Imai, M
    Nakamura, H
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2002, : 211 - 216
  • [8] Machine Learning Based Framework to Predict Performance Evaluation of On-Chip Networks
    Kumar, Anil
    Talawar, Basavaraj
    2018 ELEVENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2018, : 119 - 124
  • [9] An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing
    Schmidt, Andrew G.
    Kritikos, William V.
    Gao, Shanyuan
    Sass, Ron
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2012, 2012
  • [10] Design and verification of on-chip debug circuit based on JTAG
    Bai Chuang
    Lü Hao
    Zhang Wei
    Li Fan
    TheJournalofChinaUniversitiesofPostsandTelecommunications, 2021, 28 (03) : 95 - 101