Studying DAC Capacitor-Array Degradation in Charge-Redistribution SAR ADCs

被引:0
|
作者
Khan, Muhammad Aamir [1 ]
Kerkhoff, Hans G. [1 ]
机构
[1] Univ Twente, CTIT, Testable Design & Test Integrated Syst TDT Grp, NL-7500 AE Enschede, Netherlands
关键词
degradation modelling analysis; charge-redistribution SAR ADC; sensitivity analysis; DAC capacitor-array degradation; dependable design;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, system-level behavioural models are used to simulate the aging-related degradation effects in the DAC capacitor array of a charge-redistribution successive approximation register (SAR) ADC because of the large calculation time of transistor-level aging simulators. A performance-analysis system based on the degraded models has been implemented in the LabVIEW environment in order to study the aging effects in static and dynamic performance parameters. A comparison of results from the degradation in the buffer and comparator with reference to the degradation in the capacitor array has also been conducted. Most of the static and dynamic performance parameters are severely affected by the DAC capacitor-array degradations. Whereas, in case of the buffer and comparator degradations, only offset from the static performance parameters and all of the dynamic performance parameters are severely affected. The simulation results can be used in advance by electronic designers to come to a more reliable design, especially in aging-critical technology nodes.
引用
收藏
页码:15 / 20
页数:6
相关论文
共 49 条
  • [41] A High Area-Efficiency 14-bit SAR ADC With Hybrid Capacitor DAC for Array Sensors
    Zhang, Qihui
    Ning, Ning
    Li, Jing
    Yu, Qi
    Zhang, Zhong
    Wu, Kejun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4396 - 4408
  • [42] Design Methodology for Compact Single-Channel 3-Stage Capacitor-Array-Assisted Charge-Injection DAC-Based SAR ADC
    Kye, Chan-Ho
    Byeon, Yu-Jin
    Choo, Kyojin
    Choo, Min-Seong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, : 4973 - 4984
  • [43] A 8-bit 10MS/s Asynchronous SAR ADC with Resistor-Capacitor Array DAC
    Deng, Honghui
    Li, Peicheng
    PROCEEDINGS OF 2014 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2014, : 72 - 76
  • [44] Low-power Capacitor Arrays for Charge Redistribution SAR A/D Converter in 65nm CMOS
    Tong, Xingyuan
    Zhu, Zhangming
    Yang, Yintang
    PROCEEDINGS OF THE 2009 PACIFIC-ASIA CONFERENCE ON CIRCUITS, COMMUNICATIONS AND SYSTEM, 2009, : 293 - 296
  • [45] A New Structure of 8-Bit 60 MS/s SAR-ADC Using a Reduced Switching Capacitor-DAC Array
    Prathiba, G.
    Santhi, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [46] Chip Design of a 12-bit 5MS/s Fully Differential SAR ADC with Resistor- Capacitor Array DAC Technique for Wireless Application
    Wen, Jiun-Yu
    Chang, Pei-Hung
    Huang, Jhin-Fang
    Lai, Wen-Cheng
    2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2015, : 39 - 42
  • [47] 14.1-ENOB 184.9dB-FoM Capacitor-Array-Assisted Cascaded Charge-Injection SAR ADC
    Choo, Kyojin
    An, Hyochan
    Sylvester, Dennis
    Blaauw, David
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 372 - +
  • [48] Energy-Efficient Motion-Triggered IoT CMOS Image Sensor With Capacitor Array-Assisted Charge-Injection SAR ADC
    Choo, Kyojin David
    Xu, Li
    Kim, Yejoong
    Seol, Ji-Hwan
    Wu, Xiao
    Sylvester, Dennis
    Blaauw, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (11) : 2921 - 2931
  • [49] Energy-Efficient Low-Noise CMOS Image Sensor with Capacitor Array-Assisted Charge-Injection SAR ADC for Motion-Triggered Low-Power IoT Applications
    Choo, Kyojin D.
    Xu, Li
    Kim, Yejoong
    Seol, Ji-Hwan
    Wu, Xiao
    Sylvester, Dennis
    Blaauw, David
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 96 - +