Coverage driven test generation framework for RTL functional verification

被引:0
|
作者
Guo, Yang
Qu, Wanxia
Li, Tun
Li, Sikun
机构
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Functional verification is widely recognized as the bottleneck of the hardware design cycle. The Coverage-Driven Verification approach makes coverage the core engine that drives the whole verification flow, which enables reaching high quality verification in a timely manner. In this paper, we present a coverage driven test generation methodology and a set of tools. We present a novel method for automatic generating simulation vectors from HDL descriptions based on path coverage and constraint solving. We present a novel approach to generate functional vectors based on assertions for RTL design verification. Our approach combines program-slicing based design extraction, word-level SAT and dynamic searching techniques. We also present a coverage analysis method based on VCD file, which only replaying the simulation of the control statements in the HDL description. Experimental results show the efficiency of our methodology.
引用
收藏
页码:321 / 326
页数:6
相关论文
共 50 条
  • [21] RTL Design Validation, DFT and Test Pattern Generation for High Defects Coverage
    M.B. Santos
    F.M. Gonçalves
    I.C. Teixeira
    J.P. Teixeira
    Journal of Electronic Testing, 2002, 18 : 179 - 187
  • [22] RTL design validation, DFT and test pattern generation for high defects coverage
    Santos, MB
    Gonçalves, FM
    Teixeira, IC
    Teixeira, JP
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 99 - 105
  • [23] RTL design validation, DFT and test pattern generation for high defects coverage
    Santos, MB
    Gonçalves, FM
    Teixeira, IC
    Teixeira, JP
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 179 - 187
  • [24] Coverage Driven Test Generation and Consistency Algorithm
    Paret, Jomu George Mani
    Mohamed, Otmane Ait
    DECLARATIVE PROGRAMMING AND KNOWLEDGE MANAGEMENT, 2014, 8439 : 136 - 151
  • [25] Using verification technology for validation coverage analysis and test generation
    Moundanos, D
    Abraham, JA
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 254 - 259
  • [26] Fault Coverage-Driven Incremental Test Generation
    Simao, Adenilso
    Petrenko, Alexandre
    COMPUTER JOURNAL, 2010, 53 (09): : 1508 - 1522
  • [27] Functional verification of low power designs at RTL
    Crone, Allan
    Chidolue, Gabriel
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 288 - +
  • [28] Functional Test Generation at the RTL Using Swarm Intelligence and Bounded Model Checking
    Gent, Kelson
    Hsiao, Michael S.
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 233 - 238
  • [29] Spectral RTL test generation for microprocessors
    Yogi, Nitin
    Agrawal, Vishwani D.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 473 - +
  • [30] Automatic functional test program generation for microprocessor verification
    Li, Tun
    Zhu, Dan
    Liang, Lei
    Guo, Yang
    Li, SiKun
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1039 - 1042