High-Throughput and Low-Power Architectures for the AV1 Arithmetic Encoder

被引:0
|
作者
Bitencourt, Tulio Pereira [1 ]
Livi Ramos, Fabio Luis [2 ]
Bampi, Sergio [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Informat Inst, Porto Alegre, RS, Brazil
[2] Fed Univ Pampa, Comp Engn, Bage, Brazil
关键词
AV1; video coding; hardware architecture; arithmetic encoder; low-power;
D O I
10.1109/SBCCI53441.2021.9529994
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the emerging interest in video-on-demand systems, streaming service providers shall acclimate their systems to decrease the global Internet infrastructure impact caused by videos. Video coding standards are presented as a powerful but complex solution for this problem. Hence, to tackle these tools' complexity and allow a better codification flow, hardware designs arise as options for decreasing the bottleneck of video-on-demand systems. This paper presents a hardware architecture, named AE-AV1, that aims to entirely execute the arithmetic encoding process of the AV1 codec while achieving enough throughput rate for an ultra-high performance (i.e., 8K@120fps real-time codification). Moreover, this document also propounds the LP-AE-AV1 architecture, which represents a low-power version of the AE-AV1.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Low-Power High-Throughput Architecture for AV1 Arithmetic Decoder
    Gomes, Jiovana Sousa
    Bampi, Sergio
    Bitencourt, Tulio Pereira
    Livi Ramos, Fabio Luis
    [J]. IEEE DESIGN & TEST, 2022, 39 (06) : 119 - 127
  • [2] Low-Power and High-Throughput Approximated Architecture for AV1 FME Interpolation
    Domanski, Robson
    Kolodziejski, William
    Correa, Guilherme
    Porto, Marcelo
    Zatt, Bruno
    Agostini, Luciano
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [3] High-throughput and low-power architectures for Reed Solomon decoder
    Kumar, Akash
    Sawitzki, Sergei
    [J]. 2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, 2005, : 990 - 994
  • [4] High-Throughput Design for a Multi-Size DCT-II Targeting the AV1 Encoder
    Goebel, Jones
    Agostini, Luciano
    Zatt, Bruno
    Porto, Marcelo
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [5] A High-Throughput Hardware Design for the AV1 Decoder Intraprediction
    Goebel, Jones William
    Agostini, Luciano Volcan
    Zatt, Bruno
    Porto, Marcelo Schiavon
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (04) : 498 - 511
  • [6] Synthesis and comparison of low-power high-throughput architectures for SAD calculation
    Fábio Leandro Walter
    Cláudio Machado Diniz
    Sergio Bampi
    [J]. Analog Integrated Circuits and Signal Processing, 2012, 73 : 873 - 884
  • [7] Synthesis and comparison of low-power high-throughput architectures for SAD calculation
    Walter, Fabio Leandro
    Diniz, Claudio Machado
    Bampi, Sergio
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 73 (03) : 873 - 884
  • [8] Power-Throughput Trade-off Analysis for a Novel Multi-Boolean AV1 Arithmetic Encoder Design
    Bitencourt, Tulio Pereira
    Livi Ramosy, Fabio Luis
    Bampi, Sergio
    [J]. 2022 PICTURE CODING SYMPOSIUM (PCS), 2022, : 25 - 29
  • [9] High-Throughput Multifilter Interpolation Architecture for AV1 Motion Compensation
    Domanski, Robson
    Goebel, Jones
    Penny, Wagner
    Porto, Marcelo
    Palomino, Daniel
    Zatt, Bruno
    Agostini, Luciano
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (05) : 883 - 887
  • [10] Multiversion Low-Power Hardware Accelerator for the AV1 Interpolation Filters
    Freitas, Daiane
    Grellert, Mateus
    Diniz, Claudio M.
    Correa, Guilherme
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,