Optimal Transistor Placement Combined with Global In-cell Routing in Standard Cell Layout Synthesis

被引:1
|
作者
Jo, Kyeongrok [1 ]
Kim, Taewhan [1 ]
机构
[1] Seoul Natl Univ, Sch Elect & Comp Engn, Seoul, South Korea
基金
新加坡国家研究基金会;
关键词
Standard cell layout; transistor placement; incell routability; SMT; ALGORITHM;
D O I
10.1109/ICCD53106.2021.00085
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The synthesis of standard cell layouts is largely divided into two tasks namely transistor placement and in-cell routing. Since the result of transistor placement highly affects the quality of in-cell routing, it is crucial to accurately and efficiently predict in-cell routability during transistor placement. In this work, we address the problem of an optimal transistor placement combined with global in-cell routing with the primary objective of minimizing cell size and the secondary objective of minimizing wirelength for global in-cell routing. To this end, unlike the conventional indirect and complex SMT (satisfiability modulo theory) formulation, we propose a method of direct and efficient formulation of the original problem based on SMT. Through experiments, it is confirmed that our proposed method is able to produce minimal-area cell layouts with minimal wirelength for global in-cell routing while spending much less running time over the conventional optimal layout generator.
引用
收藏
页码:517 / 524
页数:8
相关论文
共 50 条
  • [1] Simultaneous Transistor Folding and Placement in Standard Cell Layout Synthesis
    Baek, Kyeonghyeon
    Kim, Taewhan
    [J]. 2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [2] An optimal pin assignment algorithm with improvement of cell placement in standard cell layout
    Wakabayashi, S
    Kishimoto, Y
    Koide, T
    [J]. APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 381 - 384
  • [3] Standard Cell Layout Synthesis for Row-Based Placement and Routing of RSFQ and AQFP Logic Families
    Schindler, Lieze
    van Staden, Ruben
    Fourie, Coenrad J.
    Ayala, Christopher L.
    Coetzee, Johannes A.
    Tanaka, Tomoyuki
    Saito, Ro
    Yoshikawa, Nobuyuki
    [J]. 2019 IEEE INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2019,
  • [4] Optimal decoupling capacitor sizing and placement for standard-cell layout designs
    Su, HH
    Sapatnekar, SS
    Nassif, SR
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (04) : 428 - 436
  • [5] An efficient timing-driven global routing method for standard cell layout
    Koide, T
    Suzuki, T
    Wakabayashi, S
    Yoshida, N
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1996, E79D (10) : 1410 - 1418
  • [6] Standard cell layout with regular contact placement
    Wang, J
    Wong, AK
    Lam, EY
    [J]. IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2004, 17 (03) : 375 - 383
  • [7] Incremental placement algorithm for standard-cell layout
    Li, ZY
    Wu, WM
    Hong, XL
    Gu, J
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 883 - 886
  • [8] Multiple-Patterning Lithography-Aware Routing for Standard Cell Layout Synthesis
    Lin, Kuen-Wey
    Li, Yih-Lang
    Lin, Rung-Bin
    [J]. 2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 534 - 537
  • [9] Layout-aware analog system synthesis based on symbolic layout description and combined block parameter exploration, placement and global routing
    Tang, H
    Zhang, H
    Doboli, A
    [J]. ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 266 - 271
  • [10] Congestion driven incremental placement algorithm for standard cell layout
    [J]. ACM SIGDA; IEEE Circuits and Systems Society; IEICE (Institute of Electronics, Information and Communication Engineers); IPSJ (Information Processing Society of Japan) (Institute of Electrical and Electronics Engineers Inc., United States):