High-aspect-ratio copper-via-filling for three-dimensional chip stacking - II. Reduced electrodeposition process time

被引:78
|
作者
Kondo, K
Yonezawa, T
Mikami, D
Okubo, T
Taguchi, Y
Takahashi, K
Barkey, DP
机构
[1] Osaka Prefecture Univ, Dept Chem Engn, Sakai, Osaka 5998531, Japan
[2] Okayama Univ, Dept Appl Chem, Okayama 7000082, Japan
[3] Toppan Printing Co Ltd, Semicond Packaging Lab, Katsushika, Saitama 3548508, Japan
[4] Tsukuba Ctr Inc, Assoc Super Adv Elect Technol, Tsukuba, Ibaraki 3050047, Japan
[5] Univ New Hampshire, Dept Chem Engn, Durham, NH 03824 USA
关键词
D O I
10.1149/1.2041047
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Through-chip electrodes for three-dimensional packaging can offer short interconnection and reduced signal delay. Formation of suitable vias by electrodeposition into cavities presents a filling problem similar to that encountered in the damascene process. Because via dimensions for through-chip filling are larger and have a higher aspect ratio relative to features in damascene, process optimization requires modification of existing superconformal plating baths and plating parameters. In this study, copper filling of high-aspect-ratio through-chip vias was investigated and optimized with respect to plating bath composition and applied current wavetrain. Void-free vias 70 mu m deep and 10 mu m wide were formed in 60 min using additives in combination with pulse-reverse current and dissolved-oxygen enrichment. The effects of reverse current and dissolved oxygen on the performance of superfilling additives is discussed in terms of their effects on formation, destruction, and distribution of a Cu(I) thiolate accelerant. (c) 2005 The Electrochemical Society. All rights reserved.
引用
收藏
页码:H173 / H177
页数:5
相关论文
共 34 条
  • [1] High-aspect-ratio copper via filling used for three-dimensional chip stacking
    Sun, Jian-Jun
    Kondo, Kazuo
    Okamura, Takuji
    Oh, SeungJin
    Tomisaka, Manabu
    Yonemura, Hitoshi
    Hoshino, Masataka
    Takahashi, Kenji
    [J]. J Electrochem Soc, 6 (G355-G358):
  • [2] High-aspect-ratio copper via filling used for three-dimensional chip stacking
    Sun, JJ
    Kondo, K
    Okamura, T
    Oh, SJ
    Tomisaka, M
    Yonemura, H
    Hoshino, M
    Takahashi, K
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (06) : G355 - G358
  • [3] Three-dimensional high-aspect-ratio recording in resist
    Kondo, Toshiaki
    Juodkazis, Saullus
    Mizeikis, Vygantas
    Misawa, Hiroaki
    [J]. JOURNAL OF NON-CRYSTALLINE SOLIDS, 2008, 354 (12-13) : 1194 - 1197
  • [4] High-aspect-ratio three-dimensional electrospinning via a tip guiding electrode
    Zheng, Gaofeng
    Jiang, Jiaxin
    Wang, Xiang
    Li, Wenwang
    Yu, Zhaojie
    Lin, Liwei
    [J]. MATERIALS & DESIGN, 2021, 198
  • [5] Fabrication of high-aspect-ratio electrode arrays for three-dimensional microbatteries
    Chamran, Fardad
    Yeh, Yuting
    Min, Hong-Seok
    Dunn, Bruce
    Kim, Chang-Jin
    [J]. JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2007, 16 (04) : 844 - 852
  • [6] Investigation of Cell Culturing on High-Aspect-Ratio, Three-Dimensional Silicon Microstructures
    Merlo, Sabina
    Barillaro, Giuseppe
    Carpignano, Francesca
    Surdo, Salvatore
    Strambini, Lucanos Marsilio
    Montecucco, Alessandra
    Leva, Valentina
    Mazzini, Giuliano
    [J]. IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2012, 18 (03) : 1215 - 1222
  • [7] LASER BEAM PROPAGATION THROUGH THREE-DIMENSIONAL HIGH-ASPECT-RATIO MICROHOLES
    Tao, Sha
    Wu, Benxin
    Lei, Shuting
    [J]. PROCEEDINGS OF THE ASME INTERNATIONAL MANUFACTURING SCIENCE AND ENGINEERING CONFERENCE 2010, VOL 2, 2011, : 215 - 219
  • [8] Three-Dimensional Aeroelastic Model for Successive Analyses of High-Aspect-Ratio Wings
    Otsuka, Keisuke
    Wang, Yinan
    Makihara, Kanjuro
    [J]. JOURNAL OF VIBRATION AND ACOUSTICS-TRANSACTIONS OF THE ASME, 2021, 143 (06):
  • [9] Cooperative simulation of lithography and topography for three-dimensional high-aspect-ratio etching
    Ichikawa, Takashi
    Yagisawa, Takashi
    Furukawa, Shinichi
    Taguchi, Takafumi
    Nojima, Shigeki
    Murakami, Sadatoshi
    Tamaoki, Naoki
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (06)
  • [10] Factors affecting copper filling process within high aspect ratio deep vias for 3D chip stacking
    Kim, Bioh
    Sharbono, Charles
    Ritzdorf, Tom
    Schmauch, Dan
    [J]. 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 838 - +