A High Performance Multi-standard Viterbi Decoder

被引:0
|
作者
Zhao, Xuying [1 ]
Li, Huan [1 ]
Wang, Xiaoqin [2 ]
机构
[1] Univ Chinese Acad Sci, Chinese Acad Sci, Inst Automat, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Automat, Beijing, Peoples R China
关键词
viterbi decoder; multi-standard; high performance; forward traceback; sliding window;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Convolutional encoder is widely applied in lots of wireless communication standards including 3G/4G mobile communications, DVB (Digital Video Broadcasting), IoT(Internet of Things) transmissions and so on. Therefore multi-standard Viterbi decoder design for the above receivers is a hot issue. In this paper, a reconfigurable high performance Viterbi decoder design is proposed for LTE, WiMAX, CDMA2000, GSM and TD-SCDMA. The proposed flexible architecture supports polynomial reconfiguration, constraint length of 5 similar to 9, and code rate of 1/2, 1/3, 1/4. Moreover, both tail-biting and zero trellis terminating modes are supported. To reduce decoding latency and complexity, it employs the forward traceback method and sliding window pipeline technology. Simulation results show that its maximum decoding throughput is 1.15Gbps under a clock frequency of 600MHz. Finally, its area is about 0.2mm(2), and the power consumption is about 46 mw, which is estimated with Synopsis DC and TSMC 28nm standard cell library.
引用
收藏
页码:1 / 4
页数:4
相关论文
共 50 条
  • [31] High performance Viterbi decoder design for DMB receiver
    Zhu, Hongli
    Bi, Gang
    [J]. Yi Qi Yi Biao Xue Bao/Chinese Journal of Scientific Instrument, 2008, 29 (SUPPL. 2): : 279 - 283
  • [32] A digital high-performance multi-standard video data slicer
    Lin, JN
    Erbar, M
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1998, 44 (03) : 1103 - 1106
  • [33] High-Throughput Contention-Free Concurrent Interleaver Architecture for Multi-Standard Turbo Decoder
    Wang, Guohui
    Sun, Yang
    Cavallaro, Joseph R.
    Guo, Yuanbin
    [J]. ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 113 - 121
  • [34] A Flexible State-Metric Recursion Unit for a Multi-Standard BCJR Decoder
    Rovini, Massimo
    Gentile, Giuseppe
    Fanucci, Luca
    [J]. 2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 652 - 657
  • [35] VLSI Design to Unify IDCT and IQ Circuit for Multi-standard Video Decoder
    Kim, Soojin
    Chang, Hoyoung
    Lee, Seonyoug
    Cho, Kyeongsoon
    [J]. PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 69 - 72
  • [36] High Performance Viterbi Decoder on Cell/B.E.
    Lai Junjie1
    [J]. China Communications, 2009, 6 (02) : 150 - 156
  • [37] MULTI-STANDARD MODEM
    LAMBLEY, R
    [J]. ELECTRONICS & WIRELESS WORLD, 1984, 90 (1581): : 45 - 48
  • [38] MULTI-STANDARD MODEM
    LAMBLEY, R
    [J]. ELECTRONICS & WIRELESS WORLD, 1984, 90 (1582): : 45 - 47
  • [39] MULTI-STANDARD MODEM
    LAMBLEY, R
    [J]. ELECTRONICS & WIRELESS WORLD, 1984, 90 (1586): : 46 - 46
  • [40] MULTI-STANDARD MODEM
    LAMBLEY, R
    [J]. ELECTRONICS & WIRELESS WORLD, 1984, 90 (1580): : 59 - 61