Design of High-Voltage-Tolerant Power-Rail ESD Protection Circuit for Power Pin of Negative Voltage in Low-Voltage CMOS Processes

被引:6
|
作者
Chang, Rong-Kun [1 ]
Ker, Ming-Dou [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 300, Taiwan
关键词
Electrostatic discharge (ESD); high-voltage-tolerant ESD clamp circuit; negative voltage supply; power-rail ESD clamp circuit; CLAMP CIRCUIT; CHIP; STIMULATOR; DEVICES;
D O I
10.1109/TED.2019.2954754
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the implanted biomedical devices, the silicon chips with monopolar stimulation design have been widely applied. To protect the negative-voltage pins of the implanted silicon chip from the electrostatic discharge (ESD) damage, the ESD protection circuit should be carefully designed to avoid any wrong current path under normal circuit operation with the negative voltage. In this article, a new power-rail ESD clamp circuit for the application with an operating voltage of -6 V has been proposed and verified in a 0.18- $\mu \text{m}$ 3.3-V CMOS process. The proposed circuit, realized with only 3.3-V nMOS/pMOS devices, is able to prevent the gate-oxide reliability issue under this -6-V application. With the proposed ESD detection circuit, the turn-on speed of the main ESD clamp device, which is a stacked-nMOS (STnMOS), can be greatly enhanced. The STnMOS with a width of $400\mu \text{m}$ can sustain over 8-kV human body model (HBM) ESD stress and perform low standby leakage current of 5.4 nA at room temperature under the circuit operating condition with -6-V supply voltage.
引用
收藏
页码:40 / 46
页数:7
相关论文
共 50 条
  • [41] Design Methodology Using Inversion Coefficient for Low-Voltage Low-Power CMOS Voltage Reference
    Colombo, Dalton M.
    Wirth, Gilson I.
    Fayomi, Christian
    [J]. SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2010, : 43 - 48
  • [42] Design of CMOS voltage reference for low voltage and low power consumption
    Cai, Min
    Shu, Jun
    [J]. Huanan Ligong Daxue Xuebao/Journal of South China University of Technology (Natural Science), 2008, 36 (09): : 128 - 131
  • [43] A low-voltage low power CMOS companding filter
    Kumar, JV
    Rao, KR
    [J]. 16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 309 - 314
  • [44] CIRCUIT ANALYSIS OF A HIGH-POWER, LOW-VOLTAGE RECTIFIER
    KRAUS, LA
    SAFYANOVSKAYA, GI
    [J]. TELECOMMUNICATIONS AND RADIO ENGINEERING, 1983, 37-8 (02) : 35 - 37
  • [45] A CMOS voltage reference based on threshold voltage for ultra low-voltage and ultra low-power
    Ferreira, LHDC
    Pimenta, TC
    [J]. 17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 10 - 12
  • [46] Low-voltage rail-to-rail CMOS operational amplifier design
    Yukizaki, Yutaka
    Kobayashi, Haruo
    Myono, Takao
    Suzuki, Tatsuya
    Zhao, Nan
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2006, 89 (12): : 1 - 7
  • [47] New Design of 2 x VDD-Tolerant Power-Rail ESD Clamp Circuit for Mixed-Voltage I/O Buffers in 65-nm CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 178 - 182
  • [48] Design and Analysis of Low-Voltage Low-Parasitic ESD Protection for RF ICs in CMOS
    Liu, Jian
    Wang, Xin
    Zhao, Hui
    Fang, Qiang
    Wang, Albert
    Lin, Lin
    Tang, He
    Fan, Siqiang
    Zhao, Bin
    Wen, Shi-Jie
    Wong, Richard
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (05) : 1100 - 1110
  • [49] π-SCR Device for Broadband ESD Protection in Low-Voltage CMOS Technology
    Lin, Chun-Yu
    Lai, Yu-Hsuan
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (09) : 4107 - 4110
  • [50] Design and characterization of a novel high voltage power supply ESD protection
    Reynders, K
    Moens, P
    Wojciechowski, D
    Tack, M
    [J]. 2005 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 43RD ANNUAL, 2005, : 610 - 611