Design on micro power dissipation E/D NMOS reference source

被引:0
|
作者
Hu, Yonggui [1 ,2 ]
Hu, Gangyi [1 ,2 ]
Zhu, Dongmei [1 ,2 ]
Xu, Yun [1 ,2 ]
Yu, Jingfeng
机构
[1] Natl Labs Analog Integrated Circuits, Chongqing 400060, Peoples R China
[2] CETC, 24th Inst, Chongqing 400060, Peoples R China
关键词
micro power dissipation; E/D NMOS reference; depletion-mode N-MOS transistor;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this study, a novel micro power dissipation E/D NMOS reference source circuit was presented. The circuit is simple in structure, but is practical. Compared with a traditional BiCMOS band-gap reference source, the micro power dissipation E/D NMOS reference source has a small static current, and eliminates the need of parasitic bipolar transistor and resistor. All you need to do is to add a depletion-mode N-MONFET process to a conventional P-well process technology. An E/D NMOS reference source circuit has been developed in 2 mu in silicon-gate self-aligned CMOS process technology. In the range -55 to 125 degrees C, the static current measured was less than 2 mu A, the voltage regulation measured was less than 2mV, and the temperature coefficient measured was less than 100ppm/degrees C.
引用
收藏
页码:1408 / +
页数:2
相关论文
共 50 条
  • [41] Research on Porous Micro Heat Sink for Heat Dissipation of High Power LEDs
    Liu Xibin
    Wan Zhongmin
    Chen Min
    Liu Jing
    Guan Qiong
    2010 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2010,
  • [42] Design and implementation of cryptographic element with low power dissipation in QCA
    Qadri, Syed Umira R.
    Bangi, Zubair A.
    Banday, Mohammad Tariq
    Bhat, Ghulam Mohiuddin
    NANOMATERIALS AND ENERGY, 2019, 8 (01) : 96 - 106
  • [43] DESIGN LIMITS OF POWER DISSIPATION FOR TANTALUM THIN FILM RESISTORS
    CORWIN, RE
    AMERICAN CERAMIC SOCIETY BULLETIN, 1969, 48 (09): : 896 - &
  • [44] Impact of Heat Dissipation Profiles on Power Electronics Packaging Design
    Wu, Tong
    Ozpineci, Burak
    2018 IEEE TRANSPORTATION AND ELECTRIFICATION CONFERENCE AND EXPO (ITEC), 2018, : 482 - 487
  • [45] Optimal Design of Dissipation for the Array Power LED by the Genetic Algorithm
    Chen, Rong-Sheng
    Huang, Chi-Huang
    Huang, Zi-xuan
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [46] Internal power dissipation modeling and minimization for submicronic CMOS design
    Maurine, P
    Rezzoug, M
    Auvergne, D
    INTEGRATED CIRCUIT DESIGN, PROCEEDINGS: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2000, 1918 : 129 - 138
  • [48] E/D NMOS斩波稳零运算放大器
    龚明甫
    郑君里
    李永明
    电子科学学刊, 1987, (02) : 116 - 124
  • [49] Consider thermal dissipation in class D audio power amplifiers
    Hammoud, Jihad
    Electronic Design, 2007, 55 (28) : 45 - 46
  • [50] Analysis and design of a cmos common-source cross coupled amplifier with nmos only active inductor
    Tripetch K.
    Khanthawiworn P.
    International Journal of Circuits, Systems and Signal Processing, 2021, 15 : 1632 - 1642