DESIGN AND FPGA IMPLEMENTATION OF A 100 GBIT/S OPTICAL TRANSPORT NETWORK PROCESSOR

被引:0
|
作者
Bernardo, Rodrigo [1 ]
Salvador, Arley H. [1 ]
Mobilon, Eduardo [1 ]
Monte, Luis R. [1 ]
Boisclair, Stephane [2 ]
Warshawsky, Avrum [2 ]
机构
[1] CPqD Telecom R&D Ctr, Campinas, SP, Brazil
[2] Hardent Inc, Montreal, PQ, Canada
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and architecture of an OTN Processor, fully implemented in FPGA devices, that provides transport for Ethernet traffic running at 100 Gbit/s into a long-haul optical network, and regeneration of that OTN signal along the path. In addition to the OTN structure overview, we show how the data are synchronized in the ingress interface, the rate justification and mapping mechanisms, the architecture of the FEC codec, and the FPGAs resource usage. The newest FPGAs allow flexibility and optimal performance for high-speed and high-density designs, as presented in this work. An FPGA platform was used to demonstrate the developed applications in the lab.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] 100 Gbit/s Optical Transport Network 40 nm Test Chip Design and Prototyping
    Mobilon, Eduardo
    Bernardo, Rodrigo
    Monte, Luis Renato
    [J]. 2017 SBMO/IEEE MTT-S INTERNATIONAL MICROWAVE AND OPTOELECTRONICS CONFERENCE (IMOC), 2017,
  • [2] A 40Gbit/s network processor design platform
    McConnell, R
    Winser, P
    [J]. COMMUNICATING PROCESS ARCHITECTURES 2001, 2001, 59 : 193 - 212
  • [3] Design and Implementation of Asynchronous Processor on FPGA
    Shin, Ziho
    Oh, Myeong-Hoon
    [J]. IEEE ACCESS, 2022, 10 : 118370 - 118379
  • [4] FPGA-based encrypted network traffic identification at 100 Gbit/s
    Ruiz, Mario
    Sutter, Gustavo
    Lopez-Buedo, Sergio
    Lopez de Vergara, Jorge E.
    [J]. 2016 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG16), 2016,
  • [5] 100 Gbit/s Scrambler Architectures for OTN Protocol: FPGA Implementation and Result Comparison
    Salvador, Arley
    Corso, Valentino
    [J]. 2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 904 - 907
  • [6] Design and Implementation of a RISC V Processor on FPGA
    Poli, Ludovico
    Saha, Sangeet
    Zhai, Xiaojun
    Mcdonald-Maier, Klaus D.
    [J]. 2021 17TH INTERNATIONAL CONFERENCE ON MOBILITY, SENSING AND NETWORKING (MSN 2021), 2021, : 161 - 166
  • [7] Pipelined RISC Processor Design and FPGA Implementation
    Gao, Lixin
    Zha, Hongshan
    [J]. INDUSTRIAL INSTRUMENTATION AND CONTROL SYSTEMS II, PTS 1-3, 2013, 336-338 : 1550 - 1553
  • [8] 100 Gbit/s AES-GCM Cryptography Engine for Optical Transport Network Systems: Architecture, Design and 40 nm Silicon Prototyping
    Mobilon, Eduardo
    Arantes, Dalton Soares
    [J]. MICROELECTRONICS JOURNAL, 2021, 116
  • [9] Unified Flow of Custom Processor Design and FPGA Implementation
    Ivosevic, Danko
    Sruk, Vlado
    [J]. 2013 IEEE EUROCON, 2013, : 1715 - 1721
  • [10] Design and FPGA Implementation of a FMCW Radar Basedband Processor
    Hwang, Yin-Tsung
    Chen, Yi-Chih
    Hong, Cheng-Ru
    Pei, Yu-Ting
    Chang, Chi-Ho
    Huang, Jui-Chi
    [J]. 2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 392 - 395