Design and Operational Assessment of an Intra-Cell Hybrid L2 Cache

被引:0
|
作者
Chen, Linbin [1 ]
Han, Jie [1 ]
Liu, Weiqiang [2 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, ECE Dept, Boston, MA 02115 USA
[2] Nanjing Univ Aero & Astro, Coll EIE, Nanjing, Jiangsu, Peoples R China
关键词
Hybrid Cache; eDRAM; PCM; Leakage Power;
D O I
10.1109/icc.2017.7997128
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals with the integration of several emerging technologies (embedded DRAM (eDRAM) and Phase Change Memory (PCM)) with SRAM to leverage their operational features and achieve a hybrid L2 cache for improvements in density and power consumption. A novel hybrid cache replacement and migration policy is proposed; a hybrid macrocell is also designed using a different number of eDRAM, PCM and SRAM cells (referred to as the memory ratio). Two cache models at architectural and circuit levels are presented for intra-cell operation. A 4-way hybrid cache is considered throughout this manuscript as example. By simulating applications benchmarks, comparison and analysis on different replacement and migration policies and the impact of the memory ratio are provided to assess the proposed hybrid cache design.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [31] TOLERATING MEMORY LATENCY: L2 CACHE ACTIVELY PUSH STRUCTURE
    Zheng Qiaoshi
    Gao Deyuan
    Shi Liwen
    Chen Jie
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON ADVANCED COMPUTER THEORY AND ENGINEERING (ICACTE 2009), VOLS 1 AND 2, 2009, : 509 - 516
  • [32] L2 cache/controller runs 66-MHz PowerPC
    不详
    COMPUTER DESIGN, 1996, 35 (01): : 126 - 129
  • [33] Static Energy Minimization of 3D Stacked L2 Cache with Selective Cache Compression
    Park, Jongbum
    Jung, Jongpil
    Yi, Kang
    Kyung, Chong-Min
    2013 IFIP/IEEE 21ST INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2013, : 228 - 233
  • [34] Time-Predictable L2 Cache Design for High-Performance Real-Time Systems
    Yan, Jun
    Zhang, Wei
    16TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2010), 2010, : 357 - 366
  • [35] Exploration of 3D Stacked L2 Cache Design for High Performance and Efficient Thermal Control
    Sun, Guangyu
    Wu, Xiaoxia
    Xie, Yuan
    ISLPED 09, 2009, : 295 - 298
  • [36] MATERIALS DESIGN IN L2 LEARNING
    Lawley, Jim
    ELIA-ESTUDIOS DE LINGUISTICA INGLESA APLICADA, 2010, 10 (10): : 267 - 274
  • [37] Runtime Thermal Management for 3-D Chip-Multiprocessors With Hybrid SRAM/MRAM L2 Cache
    Lee, Seunghan
    Kang, Kyungsu
    Kyung, Chong-Min
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (03) : 520 - 533
  • [38] Operational Security Situation Assessment of Power System Based on Random Matrix Theory and L2 Norm
    Liu, Qilin
    Wang, Yonggang
    Huang, Dongxu
    2024 IEEE 2ND INTERNATIONAL CONFERENCE ON POWER SCIENCE AND TECHNOLOGY, ICPST 2024, 2024, : 592 - 598
  • [39] Rater Effects on L2 Oral Assessment: Focusing on Accent Familiarity of L2 Teachers
    Park, Mi Sun
    LANGUAGE ASSESSMENT QUARTERLY, 2020, 17 (03) : 231 - 243
  • [40] Efficient Pair of Replacement Algorithms for L1 and L2 Cache for Matrix Multiplication
    Gupta, Richa
    Tokekar, Sanjiv
    2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 502 - +