Design and Operational Assessment of an Intra-Cell Hybrid L2 Cache

被引:0
|
作者
Chen, Linbin [1 ]
Han, Jie [1 ]
Liu, Weiqiang [2 ]
Lombardi, Fabrizio [1 ]
机构
[1] Northeastern Univ, ECE Dept, Boston, MA 02115 USA
[2] Nanjing Univ Aero & Astro, Coll EIE, Nanjing, Jiangsu, Peoples R China
关键词
Hybrid Cache; eDRAM; PCM; Leakage Power;
D O I
10.1109/icc.2017.7997128
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper deals with the integration of several emerging technologies (embedded DRAM (eDRAM) and Phase Change Memory (PCM)) with SRAM to leverage their operational features and achieve a hybrid L2 cache for improvements in density and power consumption. A novel hybrid cache replacement and migration policy is proposed; a hybrid macrocell is also designed using a different number of eDRAM, PCM and SRAM cells (referred to as the memory ratio). Two cache models at architectural and circuit levels are presented for intra-cell operation. A 4-way hybrid cache is considered throughout this manuscript as example. By simulating applications benchmarks, comparison and analysis on different replacement and migration policies and the impact of the memory ratio are provided to assess the proposed hybrid cache design.
引用
收藏
页码:1 / 6
页数:6
相关论文
共 50 条
  • [1] Priority L2 cache design for time predictability
    Yan, Jun
    Zhang, Wei
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2016, 8 (5-6) : 427 - 439
  • [2] New prefetch technique design for L2 cache
    Qu, Wenxin
    Fan, Xiaoya
    Hu, Ying
    Xia, Yong
    Hu, Fuyuan
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 731 - +
  • [3] An Intra-cell Interference Reduction Design in Distributed Antenna Systems
    Wan, Wangtao
    Wang, Xiangyang
    Pang, Qiao
    Zhao, Yang
    Gu, Xiaoteng
    2015 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS & SIGNAL PROCESSING (WCSP), 2015,
  • [4] Design of Controller for L2 Cache Mapped in Tezzaron Stacked DRAM
    Tshibangu, Nyunyi M.
    Franzon, Paul D.
    Rotenberg, Eric
    Davis, William R.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [5] Design of a 2 GHz L2 Cache for 16-core processor
    Li, Yong-Jin
    Deng, Rang-Yu
    Yan, Xiao-Bo
    Yi, Xiao-Fei
    Zhou, Hong-Wei
    Zhang, Ying
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2013, 47 (01): : 108 - 112
  • [6] Compressed L1 Data Cache and L2 Cache in GPGPUs
    Atoofian, Ehsan
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 1 - 8
  • [7] Adaptive L2 cache for chip multiprocessors
    Benitez, Domingo
    Moure, Juan C.
    Rexachs, Dolores I.
    Luque, Emilio
    EURO-PAR 2007 WORKSHOPS: PARALLEL PROCESSING, 2008, 4854 : 28 - +
  • [8] Location cache: A low-power L2 cache system
    Min, R
    Jone, WB
    Hu, YM
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 120 - 125
  • [9] Energy efficient united L2 cache design with instruction/data filter scheme
    Ma, ZQ
    Ji, ZZ
    Hu, MZ
    Ji, Y
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2005, 3756 : 52 - 60
  • [10] Low-power L2 cache design for multi-core processors
    Chung, C. -M.
    Kim, J.
    ELECTRONICS LETTERS, 2010, 46 (09) : 618 - U33