Scalable Parallel Simulation of Networks on Chip

被引:0
|
作者
Eggenberger, Marcus [1 ]
Radetzki, Martin [1 ]
机构
[1] Univ Stuttgart, Inst Tech Informat, Pfaffenwaldring 5B, D-70569 Stuttgart, Germany
关键词
ON-CHIP; MODEL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With continuing miniaturization, NoCs with 1024 nodes will become realistic around the year 2020. The design of such NoCs requires efficient simulation techniques to evaluate design alternatives and to validate functional correctness. The current state of the art, sequential simulation, will no longer provide acceptable simulation time. Parallel simulation exploiting multicore and multithreading capabilities of simulation computers is a potential solution. However, current parallel techniques suffer from limited scalability due to the need to synchronize simulation time and the access to shared data structures. This work presents a new approach based on an explicit ordering of simulation tasks so that a maximum of independent tasks are simulated between any dependent tasks. This enables efficient synchronization and, together with dynamic load balancing, reduces blocking time. A near-linear simulation speedup of up to 15.5 is achieved on a 16 core simulation machine.
引用
下载
收藏
页数:8
相关论文
共 50 条
  • [1] Scalable RTI-Based parallel simulation of networks
    Perumalla, KS
    Park, A
    Fujimoto, RM
    Riley, GF
    SEVENTEENTH WORKSHOP ON PARALLEL AND DISTRIBUTED SIMULATION (PADS 2003), PROCEEDINGS, 2003, : 97 - 104
  • [2] SWiMNet: A Scalable Parallel Simulation Testbed for Wireless and Mobile Networks
    Azzedine Boukerche
    Sajal K. Das
    Alessandro Fabbri
    Wireless Networks, 2001, 7 : 467 - 486
  • [3] SWiMNet: A scalable parallel simulation testbed for wireless and mobile networks
    Boukerche, A
    Das, SK
    Fabbri, A
    WIRELESS NETWORKS, 2001, 7 (05) : 467 - 486
  • [4] Scalable parallel collision detection simulation
    Grinberg, Ilan
    Wiseman, Yair
    PROCEEDINGS OF THE NINTH IASTED INTERNATIONAL CONFERENCE ON SIGNAL AND IMAGE PROCESSING, 2007, : 380 - 385
  • [5] Paradys: A scalable infrastructure for parallel circuit simulation
    Lafitte, JL
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1313 - 1325
  • [6] Versatile parallel signal processing with a scalable silicon photonic chip
    Shihan Hong
    Jiachen Wu
    Yiwei Xie
    Xiyuan Ke
    Huan Li
    Linyan Lyv
    Yingying Peng
    Qingrui Yao
    Yaocheng Shi
    Ke Wang
    Leimeng Zhuang
    Pan Wang
    Daoxin Dai
    Nature Communications, 16 (1)
  • [7] Scalable Massively Parallel Artificial Neural Networks
    Long, Lyle N.
    Gupta, Ankur
    JOURNAL OF AEROSPACE COMPUTING INFORMATION AND COMMUNICATION, 2008, 5 (01): : 3 - 15
  • [8] CU-Simulator: A Parallel Scalable Simulation Platform for Radio Channel in Wireless Sensor Networks
    Jian, Liheng
    Liu, Ying
    Yi, Weidong
    AD HOC & SENSOR WIRELESS NETWORKS, 2015, 24 (1-2) : 109 - 134
  • [9] Scalable simulation of cellular signaling networks
    Danos, Vincent
    Feret, Jerome
    Fontana, Walter
    Krivine, Jean
    PROGRAMMING LANGUAGES AND SYSTEMS, PROCEEDINGS, 2007, 4807 : 139 - 157
  • [10] Parallel simulation of chip-multiprocessor architectures
    Chidester, Matthew
    George, Alan
    ACM Transactions on Modeling and Computer Simulation, 2002, 12 (03): : 176 - 200