Design tradeoff analysis of floating-point adders in FPGAs

被引:7
|
作者
Malik, Ali [1 ]
Chen, Dongdong [1 ]
Choi, Younhee [1 ]
Lee, Moon Ho [2 ]
Ko, Seok-Bum [1 ]
机构
[1] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoon, SK S7N 5A9, Canada
[2] Chonbuk Natl Univ, Elect & Informat Engn Dept, Jeonju 561756, Jeonbuk, South Korea
关键词
floating-point adder; FPGA;
D O I
10.1109/CJECE.2008.4721634
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With gate counts of ten million, field-programmable gate arrays (FPGAs) are becoming suitable for floating-point computations. Addition is the most complex operation in a floating-point unit and can cause major delay while requiring a significant area. Over the years, the VLSI community has developed many floating-point adder algorithms aimed primarily at reducing the overall latency. An efficient design of the floating-point adder offers major area and performance improvements for FPGAs. Given recent advances in FPGA architecture and area density, latency has become the main focus in attempts to improve performance. This paper studies the implementation of standard; leading-one predictor (LOP); and far and close datapath (2-path) floating-point addition algorithms in FPGAs. Each algorithm has complex sub-operations which contribute significantly to the overall latency of the design. Each of the sub-operations is researched for different implementations and is then synthesized onto a Xilinx Vertex-II Pro FPGA device. Standard and LOP algorithms are also pipelined into five stages and compared with the Xilinx IP. According to the results, the standard algorithm is the best implementation with respect to area, but has a large overall latency of 27.059 ns while occupying 541 slices. The LOP algorithm reduces latency by 6.5% at the cost of a 38% increase in area compared to the standard algorithm. The 2-path implementation shows a 19% reduction in latency with an added expense of 88% in area compared to the standard algorithm. The five-stage standard pipeline implementation shows a 6.4% improvement in clock speed compared to the Xilinx IP with a 23% smaller area requirement. The five-stage pipelined LOP implementation shows a 22% improvement in clock speed compared to the Xilinx IP at a cost of 15% more area.
引用
收藏
页码:169 / 175
页数:7
相关论文
共 50 条
  • [41] Design of floating-point data types
    Goldberg, David
    ACM letters on programming languages and systems, 1992, 1 (02): : 138 - 151
  • [42] Resource-Constrained Multiprocessor Synthesis for Floating-Point Applications on FPGAs
    Wang, Xiaofang
    Gupta, Pallav
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2011, 16 (04)
  • [43] A library of parameterizable floating-point cores for FPGAs and their application to scientific computing
    Govindu, G
    Scrofano, R
    Prasanna, VK
    ERSA'05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2005, : 137 - 145
  • [44] Tradeoffs of designing floating-point division and square root on virtex FPGAs
    Wang, XJ
    Nelson, BE
    FCCM 2003: 11TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2003, : 195 - 203
  • [45] Energy-Efficiency Evaluation of FPGAs for Floating-Point Intensive Workloads
    Calore, Enrico
    Schifano, Sebastiano Fabio
    PARALLEL COMPUTING: TECHNOLOGY TRENDS, 2020, 36 : 555 - 564
  • [46] Accelerating 128-bit Floating-Point Matrix Multiplication on FPGAs
    Kono, Fumiya
    Nakasato, Naohito
    Nakata, Maho
    2023 IEEE 31ST ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, FCCM, 2023, : 204 - 204
  • [47] Signed-digit on-line floating-point arithmetic for FPGAs
    Tangtrakul, A
    Yeung, B
    Cook, TA
    HIGH-SPEED COMPUTING, DIGITAL SIGNAL PROCESSING, AND FILTERING USING RECONFIGURABLE LOGIC, 1996, 2914 : 2 - 13
  • [48] A Fused Hybrid Floating-Point and Fixed-Point Dot-Product for FPGAs
    Lopes, Antonio Roldao
    Constantinides, George A.
    RECONFIGURABLE COMPUTING: ARCHITECTURES, TOOLS AND APPLICATIONS, 2010, 5992 : 157 - 168
  • [49] ANALYSIS OF PROPOSALS FOR THE FLOATING-POINT STANDARD
    CODY, WJ
    COMPUTER, 1981, 14 (03) : 63 - 68
  • [50] Floating-Point Shadow Value Analysis
    Lam, Michael O.
    Rountree, Barry L.
    PROCEEDINGS OF ESPT 2016: 5TH WORKSHOP ON EXTREME-SCALE PROGRAMMING TOOLS, 2016, : 18 - 25