Area, speed and power measurements of FPGA-based complex orthogonal space-time block code channel encoders

被引:3
|
作者
Passas, Georgios [1 ]
Freear, Steven [1 ]
Fawcett, Darren [2 ]
机构
[1] Univ Leeds, Sch Elect & Elect Engn, Leeds, W Yorkshire, England
[2] Pace Plc, Saltaire, W Yorkshire, England
关键词
channel coding; space-time block coding; orthogonal codes; VHDL design; FPGA implementation;
D O I
10.1080/00207210902894787
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Space-time coding (STC) is an important milestone in modern wireless communications. In this technique, more copies of the same signal are transmitted through different antennas (space) and different symbol periods (time), to improve the robustness of a wireless system by increasing its diversity gain. STCs are channel coding algorithms that can be readily implemented on a field programmable gate array (FPGA) device. This work provides some figures for the amount of required FPGA hardware resources, the speed that the algorithms can operate and the power consumption requirements of a space-time block code (STBC) encoder. Seven encoder very high-speed integrated circuit hardware description language (VHDL) designs have been coded, synthesised and tested. Each design realises a complex orthogonal space-time block code with a different transmission matrix. All VHDL designs are parameterisable in terms of sample precision. Precisions ranging from 4 bits to 32 bits have been synthesised. Alamouti's STBC encoder design [Alamouti, S. M. (1998), 'A Simple Transmit Diversity Technique for Wireless Communications', IEEE Journal on Selected Areas in Communications, 16: 55-108.] proved to be the best trade-off, since it is on average 3.2 times smaller, 1.5 times faster and requires slightly less power than the next best trade-off in the comparison, which is a 3/4-rate full-diversity 3Tx-antenna STBC.
引用
收藏
页码:31 / 43
页数:13
相关论文
共 50 条
  • [21] A New Quasi-orthogonal Space-time Block Code
    Xiao Liping
    Xu Chengqian
    Zhang Weifeng
    2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA, 2006,
  • [22] Approximate performance analysis of orthogonal space-time block code
    College of Information Engineering, Dalian Maritime University, Dalian 116026, China
    Beijing Youdian Daxue Xuebao, 2007, 3 (6-10):
  • [23] A high-rate orthogonal space-time block code
    Liang, XB
    IEEE COMMUNICATIONS LETTERS, 2003, 7 (05) : 222 - 223
  • [24] An FPGA-based MIMO and space-time processing platform
    Dowle, J.
    Kuo, S.H.
    Mehrotra, K.
    McLoughlin, I.V.
    Eurasip Journal on Applied Signal Processing, 2006, 2006 : 1 - 14
  • [25] An FPGA-based MIMO and space-time processing platform
    Dowle, J.
    Kuo, S. H.
    Mehrotra, K.
    McLoughlin, I. V.
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2006, 2006 (1) : 1 - 14
  • [26] An FPGA-Based MIMO and Space-Time Processing Platform
    J Dowle
    SH Kuo
    K Mehrotra
    IV McLoughlin
    EURASIP Journal on Advances in Signal Processing, 2006
  • [27] An FPGA-based Space-time Coded Telemetry Receiver
    Lavin, Christopher
    Nelson, Brent
    Palmer, Joseph
    Rice, Michael
    NAECON 2008 - IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE, 2008, : 250 - 256
  • [29] UNIT-RATE COMPLEX ORTHOGONAL SPACE-TIME BLOCK CODE CONCATENATED WITH TURBO CODING
    Yu Xiangbin Bi Guangguo National Mobile Communications Research Laboratory Southeast University Nanjing China Information and Communication Engineering Postdoctoral Research Station Nanjing University of Aeronautics and Astronautics Nanjing China
    Journal of Electronics, 2006, (03) : 346 - 349
  • [30] UNIT-RATE COMPLEX ORTHOGONAL SPACE-TIME BLOCK CODE CONCATENATED WITH TURBO CODING
    Yu Xiangbin Bi Guangguo (National Mobile Communications Research Laboratory
    Journal of Electronics(China), 2006, (03) : 346 - 349