A Gracefully Degrading and Energy-Efficient Fault Tolerant NoC Using Spare core

被引:35
|
作者
Reddy, B. Naresh Kumar [1 ]
Vasantha, M. H. [1 ]
Kumar, Nithin Y. B. [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Farmagudi, Goa, India
关键词
Network on Chip (NoC); core; fault tolerance; spare core placement; System on Chip (SoC); NETWORKS;
D O I
10.1109/ISVLSI.2016.80
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is a significant strategy concern for modern day multi-core embedded systems. On chip communicating systems are vulnerable to permanent network faults and transient faults which might essentially affect the performance of the system. Targeting at fault tolerance solution for cores with faults in Network on Chip (NoC), this paper proposes an energy-efficient fault tolerant NoC architecture using spare core. The proposed strategy comprises of finding smallest rectangular region to place the given application using a heuristic technique, and mapping vertices within the selected region, and selecting a region which results maximum overall performance and minimum communication energy. Spare core is placed within a region and connected to the vertices. Many application core graphs are used to evaluate the proposed technique. The simulation outcomes of many fault injection tests indicate that the proposed technique results in performance enhancement while also saving communication energy.
引用
收藏
页码:146 / 151
页数:6
相关论文
共 50 条
  • [1] On the design and analysis of fault tolerant NoC architecture using spare routers
    Information and Communications Research Lab., Industrial Technology Research Institute, Hsinchu, Taiwan
    不详
    [J]. Proc Asia South Pac Des Autom Conf, (431-436):
  • [2] On the Design and Analysis of Fault Tolerant NoC Architecture Using Spare Routers
    Chang, Yung-Chang
    Chiu, Ching-Te
    Lin, Shih-Yin
    Liu, Chung-Kai
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [3] High-performance and energy-efficient fault-tolerance core mapping in NoC
    Beechu, Naresh Kumar Reddy
    Harishchandra, Vasantha Moodabettu
    Balachandra, Nithin Kumar Yernad
    [J]. SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2017, 16 : 1 - 10
  • [4] A gracefully degrading and energy-efficient modular router architecture for on-chip networks
    Kim, Jongman
    Nicopoulos, Chrysostomos
    Park, Dongkook
    Naravanan, Vijaykrishnan
    Youssif, Mazin S.
    Das, Chita R.
    [J]. 33RD INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHTIECTURE, PROCEEDINGS, 2006, : 4 - 15
  • [5] Communication Energy Constrained Spare Core on NoC
    Reddy, B. Naresh Kumar
    Vasantha, M. H.
    Kumar, Y. B. Nithin
    Sharma, Dheeraj
    [J]. 2015 6TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2015, : 8 - 11
  • [6] Communication Energy constrained spare core on NoC
    Reddy, B. Naresh Kumar
    Sharma, Dheeraj
    [J]. 2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 21 - 24
  • [7] Distributed, Energy-Efficient, Fault Tolerant, Weighted Clustering
    Memariani, Javad
    Zukarnain, Zuriati Ahmad
    Abdullah, Azizol
    Hanapi, Zurina Mohd
    [J]. INFORMATICS ENGINEERING AND INFORMATION SCIENCE, PT III, 2011, 253 : 568 - 577
  • [8] A fault tolerant NoC architecture using quad-spare mesh topology and dynamic reconfiguration
    Ren, Yu
    Liu, Leibo
    Yin, Shouyi
    Han, Jie
    Wu, Qinghua
    Wei, Shaojun
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2013, 59 (07) : 482 - 491
  • [9] Fault-Tolerant Energy-Efficient LoRaWAN Networking Architecture
    Yu, Cheng-En
    Wang, Chao
    Zhang, Shao-Qun
    [J]. 2022 11TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2022, : 124 - 127
  • [10] Fault Tolerant VM Consolidation for Energy-Efficient Cloud Environments
    Secinti, Cihan
    Ovatman, Tolga
    [J]. CLOUD COMPUTING - CLOUD 2018, 2018, 10967 : 323 - 333