A Programmable and Low-Area On-Die Termination for High-Speed Interfaces

被引:0
|
作者
Dovale, Luisa [1 ]
Sebastian Moya, Juan [1 ]
Roa, Elkim [1 ]
机构
[1] Univ Ind Santander, Integrated Syst Res Grp OnChip, Bucaramanga, Colombia
关键词
Matching network; electromigration; ESD events; resistance terminations; on-die terminations;
D O I
10.1109/lascas.2019.8667552
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Although much progress has been made over the years in high-speed I/O, there is no comprehensive characterization of their termination design. In contrast to the widespread notion that a programmable termination might not offer any challenge, electromigration in conjunction with ESD compliance and programmability demand considerable attention during the termination design. Here we combine a design methodology and circuit techniques to address the hinted challenges. Overall, our study provides a comprehensive characterization on the design of a 35 Omega-to-65 Omega matching network. As a result, this paper presents a programmable ESD-compliant on-die termination occupying an area of 0.03mm(2) on a standard 180nm CMOS with a maximum worst case of 7.14mA static current consumption.
引用
收藏
页码:173 / 176
页数:4
相关论文
共 50 条
  • [1] Adaptive on-die termination resistors for high-speed transceiver
    Lin, CH
    Chen, CN
    Jou, SJ
    2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, : 96 - 99
  • [2] Low-area and high-speed approximate matrix-vector multiplier
    Chen, I-Che
    Hayes, John P.
    2015 IEEE 18TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2015), 2015, : 23 - 28
  • [3] A high-speed, low-area processor array architecture for multiplication and squaring over
    Fayed, Mohamed A.
    El-Kharashi, M. Watheq
    Gebali, Fayez
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 226 - +
  • [4] High-speed and Low-area Implementations of a Generic and Parallel Integral Image Architecture
    Chehaitly, Mouhamad
    Lalevee, Andre
    Napoleon, Thibault
    Jridi, Maher
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 407 - 411
  • [5] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    C. M. Kalaiselvi
    R. S. Sabeenian
    Scientific Reports, 13
  • [6] Testing high-speed IO links using on-die circuitry
    Iyer, P
    Jain, S
    Casper, B
    Howard, J
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 807 - 810
  • [7] A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    SCIENTIFIC REPORTS, 2023, 13 (01)
  • [8] Design and Implementation of High-speed, Low-Area Switch Debouncer ASIC for Deep Submicron Technology
    Yagain, Deepa
    Chennapnoor, Sheetal
    Yagain, Harish
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [9] Low-area and high-speed hardware architectures of LBlock cipher for Internet of Things image encryption
    Singh, Pulkit
    Acharya, Bibhudendra
    Chaurasiya, Rahul Kumar
    JOURNAL OF ELECTRONIC IMAGING, 2022, 31 (03)
  • [10] Low-area and high-speed hardware architectures of KLEIN lightweight block cipher for image encryption
    Singh, Pulkit
    Agrawal, Bhaskar
    Chaurasiya, Rahul Kumar
    Acharya, Bibhudendra
    JOURNAL OF ELECTRONIC IMAGING, 2023, 32 (01)