New Hardware Static and Reconfigurable Architectures for Video Watermarking System

被引:4
|
作者
Dalbouchi, Roukaya [1 ,2 ]
Dhahri, Salah [2 ]
Elhajji, Majdi [3 ]
Zitouni, Abdelkrim [4 ]
机构
[1] Univ Sfax, Natl Sch Engineers Sfax, Sfax, Tunisia
[2] Univ Monastir, Lab Elect & Microelect, Monastir, Tunisia
[3] Shaqra Univ, Coll Engn, Dept Elect Engn, Dawadmi, Ar Riyadh, Saudi Arabia
[4] Imam Abdulrahman Bin Faisal Univ, Coll Sci & Humanities Jubail, Dept Phys, POB 1982, Jubail Ind City 31961, Saudi Arabia
关键词
Motion estimation; scrambling; watermarking; block matching algorithm; dynamic/partialreconfiguration; IMPLEMENTATION; SCHEME;
D O I
10.1142/S0218126620501686
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The watermarking technique is an active subject in current research used as a solution for copyright protection in multimedia documents. In this paper, we propose the first hardware invisible robust video watermarking application based on motion estimation. Since the designers of this application face many challenges, two types of architecture are performed: static and dynamic/partial reconfigurable architecture. The proposed architecture is adapted to HEVC encoded video. Two protection techniques are linked up: the digital watermarking to insert a watermark in the video, and the scrambling technique for overall video protection. The watermark embedding is treated in the horizontal and vertical components of even motion vectors. Eventually, the entire vectors are scrambled. The used watermark is a binary sequence where only one bit is inserted into the horizontal and the vertical components of motion vectors. The recommended architecture applies for slow and fast video sequence, where we use a motion estimator reconfigured according to the macro-block video movement. We also utilize a pipeline structure and a clock gating module to increase computing power and reduce power consumption. Experimental results show that the suggested static and dynamic/partial reconfigurable architecture guarantees material efficiency and superior performance in terms of frequency and power consumption.
引用
收藏
页数:31
相关论文
共 50 条
  • [1] Hardware Implementation of a Digital Watermarking System for Video Authentication
    Roy, Sonjoy Deb
    Li, Xin
    Shoshan, Yonatan
    Fish, Alexander
    Yadid-Pecht, Orly
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (02) : 300 - 312
  • [2] Reconfigurable hardware architectures for sequential and hybrid decoding
    Benaissa, Mohammed
    Zhu, Yiqun
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (03) : 555 - 565
  • [3] On the Evolution of Hardware Circuits via Reconfigurable Architectures
    Cancare, Fabio
    Bartolini, Davide B.
    Carminati, Matteo
    Sciuto, Donatella
    Santambrogio, Marco D.
    [J]. ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2012, 5 (04)
  • [4] POLYMORPHIC WAVELET ARCHITECTURES USING RECONFIGURABLE HARDWARE
    Pande, Amit
    Zambreno, Joseph
    [J]. 2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 470 - 473
  • [5] Pullikolam assisted medical image watermarking on reconfigurable hardware
    Sivaraman, R.
    Padmaa, M.
    Sridevi, A.
    Raj, Vinoth
    Manikandan, V.
    Siva, Janakiraman
    Bhogi, Tarunraj
    Rengarajan, Amirtharajan
    [J]. MULTIMEDIA TOOLS AND APPLICATIONS, 2023, 82 (14) : 21193 - 21203
  • [6] Pullikolam assisted medical image watermarking on reconfigurable hardware
    R. Sivaraman
    M. Padmaa
    A. Sridevi
    Vinoth Raj
    V. Manikandan
    Janakiraman Siva
    Tarunraj Bhogi
    Amirtharajan Rengarajan
    [J]. Multimedia Tools and Applications, 2023, 82 : 21193 - 21203
  • [7] Serpent cryptography on static and dynamic reconfigurable hardware
    Damaj, Issam
    Itani, May
    Diab, Hassan
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS AND APPLICATIONS, VOLS 1-3, 2006, : 679 - +
  • [8] Hardware Virtualization On Coarse-Grained Reconfigurable Architectures
    Lo, Thiago Berticelli
    Carro, Luigi
    Schneider Beck, Antonio Carlos
    [J]. PROCEEDINGS OF IV BRAZILIAN SYMPOSIUM ON COMPUTING SYSTEMS ENGINEERING SBESC 2014, 2014, : 55 - 60
  • [9] Hardware/software codesign of reconfigurable architectures using UML
    Steinbach, B
    Fröhlich, D
    Beierlein, T
    [J]. UML for SOC Design, 2005, : 89 - 117
  • [10] Hardware support for dynamic reconfiguration in reconfigurable SoC architectures
    Griese, B
    Vonnahme, E
    Porrmann, M
    Rückert, U
    [J]. FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 842 - 846