Area-time performance of VLSI FIR filter architectures based on residue arithmetic

被引:0
|
作者
Paliouras, V
Stouraitis, T
机构
关键词
D O I
10.1109/EURMIC.1997.617376
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The area-time optimization of a particular class of Residue Number System (RNS)-based FIR processors is discussed in this paper. To facilitate the optimization procedure, a number of performance models are introduced. Furthermore, moduli bases are attained that lead to RNS FIR filter architectures of minimal A . T-2 product. The A . T-2 performance models include the binary-to-residue and residue-to-binary conversion complexity. In, particular, efficient Chinese Remainder Theorem (CRT) architectures are derived, based on. Multiply-by-Constant Units (MCUs), which are systematically designed by an introduced methodology. The A . T-2 performance of the derived residue FIR filter architectures, is found to surpass equivalent binary structures, under certain conditions.
引用
收藏
页码:576 / 583
页数:8
相关论文
共 50 条
  • [31] Area-efficient FIR filter design on FPGAs using distributed arithmetic
    Longa, Patrick
    Miri, Ali
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 248 - +
  • [32] Efficient residue arithmetic based parallel fixed coefficient FIR filters
    Conway, Richard
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1484 - 1487
  • [33] Critical Path Reduction of Distributed Arithmetic Based FIR Filter
    Badave, Sunita
    Bhalchandra, Anjali
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2016, 7 (03) : 71 - 78
  • [34] Performance evaluation of direct form FIR filter with merged arithmetic architecture
    Ye, Z
    Satzoda, RK
    Sharma, U
    Nazimudeen, N
    Chang, CH
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 407 - 409
  • [35] A SINGLE-CHIP PIPELINED 2-D FIR FILTER USING RESIDUE ARITHMETIC
    SHANBHAG, NR
    SIFERD, RE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (05) : 796 - 805
  • [36] Adaptive FIR filter Architectures for run-time reconfigurable FPGAs
    Rissa, T
    Uusikartano, R
    Niittylahti, J
    2002 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2002, : 52 - 59
  • [37] A VLSI IMPLEMENTATION OF A CORRELATOR DIGITAL-FILTER BASED ON DISTRIBUTED ARITHMETIC
    ZOHAR, S
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1989, 37 (01): : 156 - 160
  • [38] Fast, Small, and Area-Time Efficient Architectures for Key-Exchange on Curve25519
    Niasar, Mojtaba Bisheh
    El Khatib, Rami
    Azarderakhsh, Reza
    Mozaffari-Kermani, Mehran
    2020 IEEE 27TH SYMPOSIUM ON COMPUTER ARITHMETIC (ARITH), 2020, : 72 - 79
  • [39] Area-time-efficient VLSI residue-to-binary converters
    Srikanthan, T
    Bhardwaj, M
    Clarke, CT
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1998, 145 (03): : 229 - 235
  • [40] ASIC Implementation of Shared LUT Based Distributed Arithmetic in FIR Filter
    Grande, NagaJyothi
    Sridevi, Sriadibhatla
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,