Introduction to Fixed-point Multiplication and Signal Processing Application

被引:0
|
作者
Fryza, Tomas [1 ]
机构
[1] Brno Univ Technol, Dept Radio Elect, Brno 61200, Czech Republic
关键词
Digital arithmetic; Fixed point arithmetic; Multiplication; Multidimensional signal processing;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The contribution deals with a binary representation of integer and real numbers. In domain of digital signal processing the number representation is either in fixed-point or floating-point form. In the text the algorithm for unsigned binary multiplication for fixed-point representation is presented. There are many processors with fixed or floating-point representation and there are also several blocks used for arithmetical operations in FPGA. But generally these blocks do not have a large variability in terms of bit width. The goal of the contribution is mainly to present an arithmetical model and to evaluate its complexity for a large number of possible implemented algorithms. For testing of product algorithm the multidimensional convolution of gray scale images was performed as well.
引用
收藏
页码:281 / 284
页数:4
相关论文
共 50 条