Functional test generation using property decompositions for validation of pipelined processors

被引:0
|
作者
Koo, Heon-Mo [1 ]
Mishra, Prabhat [1 ]
机构
[1] Univ Florida, Dept Comp & Informat Sci & Engn, Gainesville, FL 32611 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Functional validation is a major bottleneck in pipelined processor design. Simulation using functional test vectors is the most widely used form of processor validation. While existing model checking based approaches have proposed several promising ideas for efficient test generation, many challenges remain in applying them to realistic pipelined processors. The time and resources required for test generation using existing model checking based techniques can be extremely large. This paper presents an efficient test generation technique using decompositional model checking. The contribution of the paper is the development of both property and design decomposition procedures for efficient test generation of pipelined processors. Our experimental results using a multi-issue MIPS processor demonstrate several orders-of-magnitude reduction in memory requirement and test generation time.
引用
收藏
页码:1240 / +
页数:2
相关论文
共 50 条
  • [1] Functional coverage driven test generation for validation of pipelined processors
    Mishra, P
    Dutt, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 678 - 683
  • [2] Automatic functional test program generation for pipelined processors using model checking
    Mishra, P
    Dutt, N
    SEVENTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2002, : 99 - 103
  • [3] Specification-driven directed test generation for validation of pipelined processors
    Mishra, Prabhat
    Dutt, Nikil
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2008, 13 (03)
  • [4] Graph-based functional test program generation for pipelined processors
    Mishra, P
    Dutt, N
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 182 - 187
  • [5] Automatic test program generation for pipelined processors
    Iwashita, Hiroaki
    Kowatari, Satoshi
    Nakata, Tsuneo
    Hirose, Fumiyasu
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1994, : 580 - 583
  • [6] On the functional test of the BTB logic in pipelined and superscalar processors
    Changdao, D.
    Graziano, M.
    Sanchez, E.
    Reorda, M. Sonza
    Zamboni, M.
    Zhifan, N.
    2013 14TH IEEE LATIN-AMERICAN TEST WORKSHOP (LATW2013), 2013,
  • [7] Native mode functional test generation for processors with applications to self test and design validation
    Shen, J
    Abraham, JA
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 990 - 999
  • [8] Code Generation for Functional Validation of Pipelined Microprocessors
    F. Corno
    E. Sanchez
    M. Sonza Reorda
    G. Squillero
    Journal of Electronic Testing, 2004, 20 : 269 - 278
  • [9] Code generation for functional validation of pipelined microprocessors
    Corno, F
    Sanchez, E
    Reorda, MS
    Squillero, G
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (03): : 269 - 278
  • [10] Code generation for functional validation of pipelined microprocessors
    Corno, F
    Squillero, G
    Reorda, AS
    EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 113 - 118