Low-Power Bus Architecture Composition for AMBA AXI

被引:2
|
作者
Na, Sangkwon [1 ,3 ]
Yang, Sung [2 ]
Kyung, Chong-Min [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dep EE, Taejon, South Korea
[2] Samsung Elect, Syst LSI Div, Seoul, South Korea
[3] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon, South Korea
关键词
Low power; architecture composition; AMBA AXI;
D O I
10.5573/JSTS.2009.9.2.075
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A system-on-a-chip communication architecture has a significant impact on the performance and power consumption of modern multi-processors system-on-chips (MPSoCs). However, customization of such architecture for a specific application requires the exploration of a large design space. Thus, system designers need tools to rapidly explore and evaluate communication architectures. In this paper we present the method for application-specific low-power bus architecture synthesis at system-level. Our paper has two contributions. First, we build a bus power model of AMBA AXI bus communication architecture. Second, we incorporate this power model into a low-power architecture exploration algorithm that enables system designers to rapidly explore the target bus architecture. The proposed exploration algorithm reduces power consumption by 20.1% compared to a maximally connected reduced matrix, and the area is also reduced by 20.2% compared to the maximally connected reduced matrix.
引用
收藏
页码:75 / 79
页数:5
相关论文
共 50 条
  • [21] A novel low-power microprocessor architecture
    Hakenes, R
    Manoli, Y
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 141 - 146
  • [22] Architecture of low-power embedded ROMs
    Turier, A
    Ben Ammar, L
    Amara, A
    [J]. ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 467 - 470
  • [23] Low-power oriented microcontroller architecture
    Mîtu, B
    Stefan, G
    [J]. 2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 215 - 218
  • [24] Low-power turbo equalizer architecture
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    [J]. 2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 33 - 38
  • [25] Low-power bus transform coding for multilevel signals
    Rokhani, Fakhrul Zaman
    Sobelman, Gerald E.
    [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1272 - +
  • [26] Low-power bus encoding with crosstalk delay elimination
    Lyuh, CG
    Kim, T
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (02): : 93 - 100
  • [27] Dynamic coding technique for low-power data bus
    Madhu, M
    Murty, VS
    Kamakoti, V
    [J]. ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 252 - 253
  • [28] Narrow bus encoding for low-power DSP systems
    Shin, Y
    Choi, K
    Chang, YH
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (05) : 656 - 660
  • [29] Low-power instruction bus encoding for embedded processors
    Petrov, P
    Orailoglu, A
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (08) : 812 - 826
  • [30] Low-power data address bus encoding method
    Weng, TH
    Chiao, WH
    Shann, JJJ
    Chung, CP
    Lu, J
    [J]. CDES '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2005, : 204 - 210