3D Modeling of Spatio-temporal Heat-transport in III-V Gate-all-around Transistors Allows Accurate Estimation and Optimization of Nanowire Temperature

被引:34
|
作者
Wahab, Muhammad Abdul [1 ]
Shin, SangHoon [1 ]
Alam, Muhammad Ashraful [1 ]
机构
[1] Purdue Univ, Sch Elect & Comp Engn, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
Multinanowires (multi-NWs); reliability; self-heating; thermal crosstalk; thermoreflectance (TR) measurement; variability; SOI; MOSFETS; ARRAYS;
D O I
10.1109/TED.2015.2478844
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Excellent electrostatic control offered by gateall- around (GAA) geometry makes multinanowire (multi-NW) MOSFET a promising candidate for sub-10-nm technology nodes. Unfortunately, the GAA geometry is susceptible to the increased self-heating due to poor heat dissipation from the nanowires (NWs) to the substrate. Therefore, an understanding of spatio-temporal temperature rise, Delta T(x, y, z; t), at the NW level is important for predicting activity-induced variability within an IC, as well as characterization of various reliability issues, such as, NBTI, PBTI, HCI, and TDDB that depend sensitively on self-heating. In this paper, a 3-D electrothermal simulation model is developed to explore and interpret self-heating and heat dissipation in GAA devices. Our results identify complex heat dissipation pathways characterized by multiple time constants. First, the nanowires heat up quickly (tau(GAA-NW) similar to nSec), then heat spreads all over the gate contact pad (tau(G-pad) similar to 100 nSec), and finally, the heat exits through the heat sink at the bottom of the substrate (tau(sub) similar to mSec). A systematic thermoreflectance measurement of temperature helps us to identify the time constants, and validates the model. Our results have implications for the design, characterization, circuit-operation, and reliability of high-performance GAA devices.
引用
收藏
页码:3595 / 3604
页数:10
相关论文
共 10 条
  • [1] Electrical performance of III-V gate-all-around nanowire transistors
    Razavi, Pedram
    Fagas, Giorgos
    APPLIED PHYSICS LETTERS, 2013, 103 (06)
  • [2] III-V Gate-all-around Nanowire MOSFET Process Technology: From 3D to 4D
    Gu, J. J.
    Wang, X. W.
    Shao, J.
    Neal, A. T.
    Manfra, M. J.
    Gordon, R. G.
    Ye, P. D.
    2012 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2012,
  • [3] Modeling of Quantum Confinement and Capacitance in III-V Gate-All-Around 1-D Transistors
    Ganeriwala, Mohit D.
    Yadav, Chandan
    Ruiz, Francisco G.
    Marin, Enrique G.
    Chauhan, Yogesh Singh
    Mohapatra, Nihar R.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 4889 - 4896
  • [4] Compact Modeling of 3D Vertical Junctionless Gate-all-around Silicon Nanowire Transistors
    Mukherjee, Chhandak
    Larrieu, Guilhem
    Maneux, Cristell
    2020 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2020,
  • [5] 3D nanowire gate-all-around transistors:: Specific integration and electrical features
    Dupre, C.
    Ernst, T.
    Maffim-Alvaro, V.
    Delaye, V.
    Hartmann, J. -M.
    Borel, S.
    Vizoz, C.
    Faynot, O.
    Ghibaudo, G.
    Deleonibus, S.
    SOLID-STATE ELECTRONICS, 2008, 52 (04) : 519 - 525
  • [6] Compact modeling of 3D vertical junctionless gate-all-around silicon nanowire transistors towards 3D logic design
    Mukherjee, Chhandak
    Poittevin, Arnaud
    O'Connor, Ian
    Larrieu, Guilhem
    Maneux, Cristell
    SOLID-STATE ELECTRONICS, 2021, 183
  • [7] Analytical Modeling of Potential Profile and Threshold Voltage for Rectangular Gate-all-around III-V Nanowire MOSFETs with ATLAS Verification
    Hossain, Md. Shafayat
    Khan, Saeed Uz Zaman
    Hossen, Md. Obaidul
    Rahman, Fahim Ur
    Zaman, Rifat
    Khosru, Quazi D. M.
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [8] 1/f Noise in 3D Vertical Gate-all-around Junction-less Silicon Nanowire Transistors
    Mukherjee, Chhandak
    Maneux, Cristell
    Pezard, Julien
    Larrieu, Guilhem
    2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 34 - 37
  • [9] 3D Self-Consistent Quantum Transport Simulation for GaAs Gate-All-Around Nanowire Field-Effect Transistor with Elastic and Inelastic Scattering Effects
    Hsiao, Han-Wei
    Wu, Yuh-Renn
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2019, 216 (01):
  • [10] 3D Technology Computer-Aided Design-Based Optimization of Channel Radius Considering Line Edge Roughness on Gate-All-Around Nanowire FET
    Son, Dokyun
    Ko, Kyul
    Kang, Myounggon
    Shin, Hyungcheol
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (05) : 3060 - 3064