Viable architectures for high-performance computing

被引:2
|
作者
Ziavras, SG [1 ]
Wang, Q
Papathanasiou, P
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
[2] New Jersey Inst Technol, Dept Comp Sci, Newark, NJ 07102 USA
[3] Dataline Comp Inst, Piraeus 18900, Greece
来源
COMPUTER JOURNAL | 2003年 / 46卷 / 01期
关键词
D O I
10.1093/comjnl/46.1.36
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Existing interprocessor connection networks are often plagued by poor topological properties that result in large memory latencies for distributed shared-memory (DSM) computers or multicomputers. On the other hand, scalable networks with very good topological properties are often impossible to build because of their prohibitively high very large scale integration (VLSI) (e.g. wiring) complexity. Such a network is the generalized hypercube (GH). The GH supports full connectivity of all of its nodes in each dimension and is characterized by outstanding topological properties. Also, low-dimensional GHs have very large bisection widths. We present here the class of highly-overlapping windows (HOWs) networks, which are capable of lower complexity than GHs, comparable performance and better scalability. HOWs are obtained from GHs by uniformly removing edges to produce feasible systems of lower wiring complexity. Resulting systems contain numerous highly-overlapping GHs of smaller size. The GH, the binary hypercube and the mesh all belong to this new class of interconnections. In practical cases, HOWs have higher bisection width than tori with similar node and channel costs. Also, HOWs have a very large degree of fault tolerance. This paper focuses on 2-D HOW systems. We analyze the hardware cost of HOWs, present graph embeddings and communications algorithms for HOWs, carry out performance comparisons with binary hypercubes and GHs and simulate HOWs under heavy communication loads. Our results show the suitability of HOWs for very-high-performance computing.
引用
收藏
页码:36 / 54
页数:19
相关论文
共 50 条
  • [31] OPTIMAL SYNTHESIS OF HIGH-PERFORMANCE ARCHITECTURES
    GEBOTYS, CH
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 389 - 397
  • [32] Creating high-performance SDR architectures
    Microwave Journal, 2008, 51 (11): : 142 - 150
  • [33] Streamlining Offload Computing to High Performance Architectures
    Purcell, Mark
    Callanan, Owen
    Gregg, David
    COMPUTATIONAL SCIENCE - ICCS 2009, PART I, 2009, 5544 : 974 - 983
  • [34] Special Issue: High Performance Computing Architectures
    Jamshidi, Mo
    COMPUTERS & ELECTRICAL ENGINEERING, 2009, 35 (06) : III - IV
  • [35] TRENDS IN HIGH-PERFORMANCE COMPUTING
    Kindratenko, Volodymyr
    Trancoso, Pedro
    COMPUTING IN SCIENCE & ENGINEERING, 2011, 13 (03) : 92 - 95
  • [36] High-performance throughput computing
    Chaudhry, S
    Caprioli, P
    Yip, S
    Tremblay, M
    IEEE MICRO, 2005, 25 (03) : 32 - 45
  • [37] HIGH-PERFORMANCE COMPUTING AND NETWORKING
    GENTZSCH, W
    FUTURE GENERATION COMPUTER SYSTEMS, 1995, 11 (4-5) : 347 - 349
  • [38] Java in high-performance computing
    Getov, V.
    Future Generation Computer Systems, 2001, 18 (02)
  • [39] High-performance computing today
    Dongarra, J
    Meuer, H
    Simon, H
    Strohmaier, E
    FOUNDATIONS OF MOLECULAR MODELING AND SIMULATION, 2001, 97 (325): : 96 - 100
  • [40] High-performance computing in industry
    Strohmaier, E
    Dongarra, JJ
    Meuer, HW
    Simon, HD
    SUPERCOMPUTER, 1997, 13 (01): : 74 - 88