Electrical characteristics of a reduced-gate structure polycrystalline silicon thin film transistor using field-aided lateral crystallization

被引:1
|
作者
You, Jung Sun [1 ]
Lee, Kwang Jin [2 ]
Choi, Duck Kyun [2 ]
Kim, Young Bae [3 ]
机构
[1] Hanyang Univ, Dept Informat Display Engn, Seoul 133791, South Korea
[2] Hanyang Univ, Dept Mat Sci & Engn, Seoul 133791, South Korea
[3] Samsung Adv Inst Technol, Oxide Dev Grp, Yongin 446712, South Korea
来源
THIN FILM TRANSISTORS 10 (TFT 10) | 2010年 / 33卷 / 05期
基金
新加坡国家研究基金会;
关键词
POLY-SI TFTS; AMORPHOUS-SILICON; LEAKAGE CURRENT; INDUCED-DRAIN; FABRICATION; PERFORMANCE; DISPLAYS;
D O I
10.1149/1.3481234
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In order to reduce the leakage current in n-channel polycrystalline silicon thin film transistors processed by field-aided lateral crystallization, we applied a reduced gate structure that enables an offset region between the channel and source-drain. The structure in this study was much simpler than those of other methods in the sense that it could accomplish both offset-gate and Ni-offset effects simultaneously without employing any additional masks or processes. The leakage current decreased as the offset region length Delta L per side increased. When Delta L = 2 mu m, which corresponded to 10 percent of the total channel length of L = 20 mu m, the off-state leakage current decreased to 3.2 pA/mu m at V-D = 0.1 V and V-G = -10 V, which is more than two orders of magnitude lower than that in the conventional structure. In addition to a reduction in leakage current, other device parameters did not change significantly.
引用
收藏
页码:173 / 181
页数:9
相关论文
共 50 条
  • [31] The effects of electrical stress and temperature on the properties of polycrystalline silicon thin-film transistors fabricated by metal induced lateral crystallization
    Kim, TK
    Kim, GB
    Lee, BI
    Joo, SK
    IEEE ELECTRON DEVICE LETTERS, 2000, 21 (07) : 347 - 349
  • [32] THIN-FILM LATERAL BIPOLAR TRANSISTOR IN SILICON-ON-SAPPHIRE STRUCTURE
    ZULEEG, R
    KNOLL, P
    ELECTRONICS LETTERS, 1967, 3 (04) : 137 - &
  • [33] Impact of Rapid Crystallization of Si Using Nickel-Metal-Induced Lateral Crystallization on Thin-Film Transistor Characteristics
    Nagata, Sho
    Nakagawa, Gou
    Asano, Tanemasa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (02)
  • [34] Nickel induced lateral crystallization of amorphous silicon thin film transistor by rapid thermal anneal
    Lam, LK
    Chen, SK
    Ast, DG
    PROCEEDINGS OF THE FOURTH SYMPOSIUM ON THIN FILM TRANSISTOR TECHNOLOGIES, 1999, 98 (22): : 76 - 83
  • [36] Pi-shape gate polycrystalline silicon thin-film transistor for nonvolatile memory applications
    Chen, Shih-Ching
    Chang, Ting-Chang
    Liu, Po-Tsun
    Wu, Yung-Chun
    Ko, Chin-Cheng
    Yang, Sidney
    Feng, Li-Wei
    Sze, S. M.
    Chang, Chun-Yen
    Lien, Chen-Hsin
    APPLIED PHYSICS LETTERS, 2007, 91 (21)
  • [37] Polycrystalline silicon thin film transistors: State of the art and improvement of electrical characteristics
    Bonnaud, O.
    Solid State Phenomena, 1999, 67 : 529 - 540
  • [38] Influence of the amorphous silicon thickness on top gate thin-film transistor electrical performances
    Martin, S
    Chiang, CS
    Nahm, JY
    Li, T
    Kanicki, J
    Ugai, Y
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (2A): : 530 - 537
  • [39] Influence of the amorphous silicon thickness on top gate thin-film transistor electrical performances
    Martin, Sandrine
    Chiang, Chun-Sung
    Nahm, Jeong-Yeop
    Li, Tong
    Kanicki, Jerzy
    Ugai, Yasuhiro
    2001, Japan Society of Applied Physics (40):
  • [40] Carrier mobility measurement across a single grain boundary in polycrystalline silicon using an organic gate thin-film transistor
    Hashimoto, Masaki
    Kanomata, Kensaku
    Momiyama, Katsuaki
    Kubota, Shigeru
    Hirose, Fumihiko
    APPLIED PHYSICS LETTERS, 2012, 100 (02)