HDL and integrating system-level simulation technologies

被引:2
|
作者
Ussery, C
McKinley, K
Lang, K
Komp, E
Larue, W
机构
关键词
D O I
10.1109/IVC.1997.588540
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-level design is a critical component of any electronics product development project. However, HDL-based ASIC design has remained a distinctive and separate function within projects. With the advent of deep submicron technology, large systems and subsystems can now be placed on a single chip. This requires a closer interaction between system-level design and ASIC development. This paper describes an effective methodology and technology support for integrating system-level simulation techniques with HDL-based simulation to provide a smooth transition between each level. We start by examing an integrated verification methodology and the use models for utilizing mixed dataflow and HDL models. We then discuss combining a model of interaction derived from the work done on the Ptolemy project with a standards-based implementation approach using the Open Model Forum (OMF) standard. Finally, an example is used to highlight the effectiveness of this approach.
引用
收藏
页码:91 / 97
页数:3
相关论文
共 50 条
  • [41] System-level co-simulation for embedded systems
    Ben Ayed, Mossaad
    Massaoudi, Ayman
    Alshaya, Shaya A.
    Abid, Mohamed
    AIP ADVANCES, 2020, 10 (03)
  • [42] Current Challenges in Component-level and System-level ESD Simulation
    Rosenbaum, Elyse
    Meng, Kuo-Hsuan
    Xiu, Yang
    Thomson, Nicholas
    2015 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2015, : 333 - 336
  • [43] Towards closing the specification gap by integrating algorithm-level and system-level design
    Jiaxing Zhang
    Gunar Schirner
    Design Automation for Embedded Systems, 2015, 19 : 389 - 419
  • [44] Towards closing the specification gap by integrating algorithm-level and system-level design
    Zhang, Jiaxing
    Schirner, Gunar
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2015, 19 (04) : 389 - 419
  • [45] Integrating assertion-based verification into system-level synthesis methodology
    Hessabi, S
    Gharehbaghi, AM
    Yaran, BH
    Goudarzi, M
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 232 - 235
  • [46] System-level effects of integrating a promising treatment into juvenile drug courts
    McCart, Michael R.
    Henggeler, Scott W.
    Chapman, Jason E.
    Cunningham, Phillippe B.
    JOURNAL OF SUBSTANCE ABUSE TREATMENT, 2012, 43 (02) : 231 - 243
  • [47] System-level assertions: approach for electronic system-level verification
    Sohofi, Hassan
    Navabi, Zainalabedin
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2015, 9 (03): : 142 - 152
  • [48] System-Level Modelling and Simulation of a Multiphysical Kick and Catch Actuator System
    Schuetz, Arwed
    Maeter, Soenke
    Bechtold, Tamara
    ACTUATORS, 2021, 10 (11)
  • [49] Development and System-Level Simulation of Micro Electric Propulsion Feeding System
    Li P.-R.
    Wang W.-Z.
    Chen Y.
    Sun Z.-Q.
    Tuijin Jishu/Journal of Propulsion Technology, 2023, 44 (06):
  • [50] LTE-A system downlink HARQ system-level design and simulation
    Li, Xiaowen
    Yu, Xiuling
    APPLIED SCIENCE, MATERIALS SCIENCE AND INFORMATION TECHNOLOGIES IN INDUSTRY, 2014, 513-517 : 2518 - 2521