Design and implementation of a novel multi-constellation FPGA-based dual frequency GNSS receiver for space applications

被引:0
|
作者
Avanzi, Alessandro [1 ]
Tortora, Paolo [1 ]
Garcia-Rodriguez, Alberto [2 ]
机构
[1] DIEM Univ Bologna, Bologna, Italy
[2] ESA ESTEC, Noordwijk, Netherlands
来源
PROCEEDINGS OF THE 24TH INTERNATIONAL TECHNICAL MEETING OF THE SATELLITE DIVISION OF THE INSTITUTE OF NAVIGATION (ION GNSS 2011) | 2011年
关键词
LEO SATELLITES; PERFORMANCE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In the recent years, the use of GNSS receivers for on-board satellite orbit determination has become a common solution, as it considerably simplifies the overall architecture if compared to traditional orbit determination system such as radiometric tracking. Different challenges have to be faced while designing a GNSS system for this type of application, since in general the terrestrial receiver are not designed to guarantee their performances if placed in and orbital environment. The differences can be grouped in two main areas: the first is related to the signal properties, as higher signal strength variations, higher Doppler and Doppler rate must be accounted for, to design the proper acquisition and tracking strategy. The second group of differences is related to the space environment that affects the electronic systems in general trough severe temperature variation and the various types of radiations. These aspects are combined together in the design of a novel FPGA based GPS and Galileo receiver for space applications. This paper describes first the receiver requirements, that were defined trough simulations, using a GNSS full system and navigation software simulator, which provides also PVT accuracy estimation by the implementation of the navigation filter. The receiver hardware is based on the Xilinx FPGA, which incorporates a PowerPC in form of hard processor. The paper describes also the electronic hardware, together with the tracking algorithms, providing details about the combined third order PLL carrier aided DLL implementation. On-board navigation algorithms are also discussed with respect to the relevant error sources, showing that the achievable positioning accuracy provided by the simulator ranges from sub-meter for the dual frequency solution to one-three meters for the single frequency solution.
引用
收藏
页码:746 / 752
页数:7
相关论文
共 50 条
  • [41] 3CAT-2: A 6U CUBESAT-BASED MULTI-CONSTELLATION, DUAL-POLARIZATION, AND DUAL-FREQUENCY GNSS-R AND GNSS-RO EXPERIMENTAL MISSION
    Carreno-Luengo, H.
    Amezaga, A.
    Bolet, A.
    Vidal, D.
    Jane, J.
    Munoz, J. F.
    Olive, R.
    Camps, A.
    Carola, J.
    Catarino, N.
    Hagenfeldt, M.
    Palomo, P.
    Cornara, S.
    2015 IEEE INTERNATIONAL GEOSCIENCE AND REMOTE SENSING SYMPOSIUM (IGARSS), 2015, : 5115 - 5118
  • [42] Automated Design Space Exploration and Roofline Analysis for FPGA-based HLS Applications
    Siracusa, Marco
    Rabozzi, Marco
    Del Sozzo, Emanuele
    Santambrogio, Marco D.
    Di Tucci, Lorenzo
    2019 27TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2019, : 314 - 314
  • [43] Azimuth-based antenna group delay variation modeling for dual-frequency multi-constellation GBAS
    Liu, Yuan
    Zhu, Yanbo
    Fang, Kun
    Wang, Zhipeng
    CHINESE JOURNAL OF AERONAUTICS, 2025, 38 (02)
  • [44] Design Space Exploration of FPGA-based Accelerators with Multi-level Parallelism
    Zhong, Guanwen
    Prakash, Alok
    Wang, Siqi
    Liang, Yun
    Mitra, Tulika
    Niar, Smail
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1141 - 1146
  • [45] Towards Efficient Design Space Exploration of FPGA-based Accelerators for Streaming HPC Applications
    Koraei, Mostafa
    Jahre, Magnus
    Fatemi, S. Omid
    FPGA'17: PROCEEDINGS OF THE 2017 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE GATE ARRAYS, 2017, : 287 - 287
  • [46] FPGA-Based Implementation of a Novel Method for Estimating the Brillouin Frequency Shift in BOTDA and BOTDR Sensors
    Abbasnejad, Mojtaba
    Alizadeh, Bijan
    IEEE SENSORS JOURNAL, 2018, 18 (05) : 2015 - 2022
  • [47] Design and FPGA Implementation of a Novel Efficient FRM-Based Channelized Receiver Structure
    Zhang, Wenxu
    Yao, Yushuang
    Zhao, Zhongkai
    Zhao, Wentong
    He, Junxi
    IEEE ACCESS, 2019, 7 : 114778 - 114787
  • [48] A fault-tolerant FPGA-based Multi-stage Interconnection Network for space applications
    Alderighi, M
    Casini, F
    D'Angelo, S
    Salvi, D
    Sechi, GR
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 302 - 306
  • [49] A Novel Complex Filter Design With Dual Feedback for High Frequency Wireless Receiver Applications
    Veerendranath, P. S.
    Sharma, Vivek
    Vasantha, M. H.
    Kumar, Y. B. Nithin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 1748 - 1752
  • [50] Computation of satellite clock-ephemeris augmentation parameters for dual-frequency multi-constellation satellite-based augmentation system
    Chen Jie
    Huang Zhigang
    Li Rui
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2018, 29 (06) : 1111 - 1123