共 50 条
- [31] A New Architecture for Accurate Dot Product of Floating Point Numbers [J]. ICCES'2010: THE 2010 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS, 2010, : 139 - 145
- [33] Error estimation of floating-point summation and dot product [J]. BIT Numerical Mathematics, 2012, 52 : 201 - 220
- [35] Reduced latency IEEE floating-point standard adder architectures [J]. 14TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1999, : 35 - 42
- [36] A Reconfigurable Multiple-Precision Floating-Point Dot Product Unit for High-Performance Computing [J]. PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1793 - 1798
- [37] A Decimal Floating-Point Fused-Multiply-Add Unit [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 529 - 532
- [38] 16-Bit Fixed-Point Number Multiplication With CNT Transistor Dot-Product Engine [J]. IEEE ACCESS, 2020, 8 : 133597 - 133604
- [40] Delay-optimized floating point fused add-subtract unit [J]. IEICE ELECTRONICS EXPRESS, 2015, 12 (17):