A two-item floating point fused dot-product unit with latency reduced

被引:0
|
作者
Wang, Mingjiang [1 ]
Liu, De [1 ]
Liu, Ming [1 ]
Zhao, Boya [1 ]
机构
[1] Harbin Inst Technol, Shenzhen Grad Sch, Shenzhen 518055, Guangdong, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2016年 / 13卷 / 23期
关键词
floating point arithmetic; fused dot-product unit; fused FFT-butterfly unit; ADD-SUBTRACT UNIT; IMPROVED ARCHITECTURES;
D O I
10.1587/elex.13.20160937
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a floating point fused dot-product (FDP) unit with latency reduced. The proposed FDP unit performs the dot-product operation of four floating point numbers: ab +/- cd and is implemented with dual-path algorithm. The proposed FDP is modeled in Verilog-HDL and synthesized using TSMC 65 nm technology library. Synthesis results show that our proposed FDP unit is 24 similar to 30% faster and 36.4% less area than the fastest FDP in previous work. We also use the proposed FDP unit and our previously designed FAS (fused add-subtract) unit to implement a FFT Radix-2 Butterfly (R2BF) unit. The latency of our proposed R2BF unit is improved roughly by 34% and the area is reduced by 41.6%, compared to the fastest 2' s-complement butterfly unit.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] A New Architecture for Accurate Dot Product of Floating Point Numbers
    Zaki, Ahmad M.
    Eldin, Ayman M. Bahaa
    El-Shafey, Mohamed H.
    Ali, Gamal M.
    [J]. ICCES'2010: THE 2010 INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS, 2010, : 139 - 145
  • [32] Error estimation of floating-point summation and dot product
    Rump, Siegfried M.
    [J]. BIT NUMERICAL MATHEMATICS, 2012, 52 (01) : 201 - 220
  • [33] Error estimation of floating-point summation and dot product
    Siegfried M. Rump
    [J]. BIT Numerical Mathematics, 2012, 52 : 201 - 220
  • [34] Low Latency Floating-Point Division and Square Root Unit
    Bruguera, Javier D.
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2020, 69 (02) : 274 - 287
  • [35] Reduced latency IEEE floating-point standard adder architectures
    Beaumont-Smith, A
    Burgess, N
    Lefrere, S
    Lim, CC
    [J]. 14TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 1999, : 35 - 42
  • [36] A Reconfigurable Multiple-Precision Floating-Point Dot Product Unit for High-Performance Computing
    Mao, Wei
    Li, Kai
    Xie, Xinang
    Zhao, Shirui
    Li, He
    Yu, Hao
    [J]. PROCEEDINGS OF THE 2021 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2021), 2021, : 1793 - 1798
  • [37] A Decimal Floating-Point Fused-Multiply-Add Unit
    Samy, Rodina
    Fahmy, Hossam A. H.
    Raafat, Ramy
    Mohamed, Amira
    ElDeeb, Tarek
    Farouk, Yasmin
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 529 - 532
  • [38] 16-Bit Fixed-Point Number Multiplication With CNT Transistor Dot-Product Engine
    Kim, Sungho
    Lee, Yongwoo
    Kim, Hee-Dong
    Choi, Sung-Jin
    [J]. IEEE ACCESS, 2020, 8 : 133597 - 133604
  • [39] Improved Architectures for a Fused Floating-Point Add-Subtract Unit
    Sohn, Jongwook
    Swartzlander, Earl E., Jr.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2285 - 2291
  • [40] Delay-optimized floating point fused add-subtract unit
    Liu, De
    Wang, MingJiang
    Zuo, Shikai
    [J]. IEICE ELECTRONICS EXPRESS, 2015, 12 (17):