Modular and rapid testing of SOCs with unwrapped logic blocks

被引:3
|
作者
Xu, Q [1 ]
Nicolici, N
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Shatin, Hong Kong, Peoples R China
[2] McMaster Univ, Dept Elect & Comp Engn, Comp Aided Design & Test Grp, Hamilton, ON L8S 4K1, Canada
关键词
light-wrapped cores; system-on-a-chip (SOC) testing; test scheduling;
D O I
10.1109/TVLSI.2005.859585
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Extensive research has been carried out for test planning of core-based system-on-a-chip devices. Most of the prior work assumes that all of the embedded cores are wrapped for test purpose. However, some designs may contain user-defined logic or cores that cannot be wrapped due to area constraints or timing violations. This paper discusses how these unwrapped logic blocks can be tested rapidly by adapting the TestRail architecture, which uses only the test control mechanism and the test instructions available through the IEEE 1500 standard for embedded core test. A new test scheduling algorithm, which facilitates a concurrent test of both unwrapped logic blocks and IEEE 1500-wrapped cores, is proposed, and experiments show that it outperforms a previous approach when the available number of tester channels and/or the number of unwrapped logic blocks are small.
引用
收藏
页码:1275 / 1285
页数:11
相关论文
共 50 条
  • [1] A set of benchmarks for modular testing of SOCs
    Marinissen, EJ
    Iyengar, V
    Chakrabarty, K
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 519 - 528
  • [2] Test planning for modular testing of hierarchical SOCs
    Chakrabarty, K
    Iyengar, V
    Krasniewski, MD
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) : 435 - 448
  • [3] Testing QCA modular logic
    Sultana, Sayeeda
    Al Imam, Shahriar
    Radecka, Katarzyna
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 700 - +
  • [4] Modular testing of logic control functions with Matlab
    Carpanzano, E
    Ferrarini, L
    Maffezzoni, C
    SIMULATION IN INDUSTRY 2001, 2001, : 206 - 210
  • [5] Low-cost modular testing and test resource partitioning for SOCs
    Chakrabarty, K
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (03): : 427 - 441
  • [6] Wafer-level modular testing of core-based SoCs
    Bahukudumbi, Sudarshan
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) : 1144 - 1154
  • [7] Recent advances in test planning for modular testing of core-based SOCs
    Iyengar, V
    Chakrabarty, K
    Marinissen, EJ
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 320 - 325
  • [8] Optimization of dual-speed TAM architectures for efficient modular testing of SOCs
    Sehgal, Anuja
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (01) : 120 - 133
  • [9] Efficient modular testing of SOCs using dual-speed TAM architectures
    Sehgal, A
    Chakrabarty, K
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 422 - 427
  • [10] Testing Xilinx XC4000 configurable logic blocks with carry logic modules
    Sun, XL
    Xu, J
    Trouborst, P
    2001 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2001, : 221 - 229