A Novel Low-Power and High-Performance Dual-Loop DLL with Linear Delay Element

被引:8
|
作者
Gharib, M. [1 ]
Abrishamifar, A. [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, IUST, Tehran, Iran
关键词
D O I
10.1109/MWSCAS.2008.4616911
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a dual-loop DLL architecture with linear delay element in analog loop and a monotonic digitally controlled delay element in its digital loop. The proposed architecture is based on two loops, fine loop and coarse loop which is controlled by peripheral circuits such as FSM (Finite State Machine) and lock detector circuit. The ADS simulator is used to verify the circuit design. All of simulations are based upon 0.18 mu m CMOS technology at 1.8V power supply voltage. The simulation results show that the proposed DLL has wide-range operation from 200 to 400 MHz and low-power dissipation and low-jitter performance. Moreover, the rms jitter is as low as 20 ps and the power dissipation is as low as 4.5 mW over the operating frequency range.
引用
收藏
页码:763 / 766
页数:4
相关论文
共 50 条
  • [31] A low-voltage, low-power CMOS delay element
    Kim, G
    Kim, MK
    Chang, BS
    Kim, W
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) : 966 - 971
  • [32] A high-performance low-power CMOS AGC for GPS application
    雷倩倩
    许奇明
    陈治明
    石寅
    林敏
    贾海珑
    半导体学报, 2010, 31 (02) : 49 - 53
  • [33] Low-power high-performance reconfigurable computing cache architectures
    Sangireddy, R
    Kim, H
    Somani, AK
    IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (10) : 1274 - 1290
  • [34] Design of Low-Power High-Performance FinFET Standard Cells
    Wang, Tian
    Cui, Xiaoxin
    Liao, Kai
    Liao, Nan
    Yu, Dunshan
    Cui, Xiaole
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (05) : 1789 - 1806
  • [35] Custom Design in a Low-Power/High-Performance ASIC World
    Garibay, Ty
    Reis, Richard
    2009 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2009, : 1 - 2
  • [36] A high-performance,low-power ∑△ ADC for digital audio applications
    罗豪
    韩雁
    张泽松
    韩晓霞
    马绍宇
    应鹏
    朱大中
    半导体学报, 2010, 31 (05) : 114 - 120
  • [37] High-performance low-power sensing scheme for nanoscale SRAMs
    Valaee, A.
    Al-Khalili, A. J.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (06): : 406 - 413
  • [38] High-Performance, Low-Power Resonant Clocking Embedded Tutorial
    Guthaus, Matthew R.
    Taskin, Baris
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 742 - 745
  • [39] Trends in high-performance, low-power cache memory architectures
    Inoue, Koji
    Moshnyaga, Vasily G.
    Murakami, Kazuaki
    IEICE Transactions on Electronics, 2002, E85-C (02) : 304 - 314
  • [40] A high-performance, low-power complementary coupled BiCMOS circuit
    Leung, WC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) : 610 - 612