A Novel Low-Power and High-Performance Dual-Loop DLL with Linear Delay Element

被引:8
|
作者
Gharib, M. [1 ]
Abrishamifar, A. [1 ]
机构
[1] Iran Univ Sci & Technol, Dept Elect Engn, IUST, Tehran, Iran
关键词
D O I
10.1109/MWSCAS.2008.4616911
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a dual-loop DLL architecture with linear delay element in analog loop and a monotonic digitally controlled delay element in its digital loop. The proposed architecture is based on two loops, fine loop and coarse loop which is controlled by peripheral circuits such as FSM (Finite State Machine) and lock detector circuit. The ADS simulator is used to verify the circuit design. All of simulations are based upon 0.18 mu m CMOS technology at 1.8V power supply voltage. The simulation results show that the proposed DLL has wide-range operation from 200 to 400 MHz and low-power dissipation and low-jitter performance. Moreover, the rms jitter is as low as 20 ps and the power dissipation is as low as 4.5 mW over the operating frequency range.
引用
收藏
页码:763 / 766
页数:4
相关论文
共 50 条
  • [1] A High-Resolution Dual-Loop Digital DLL
    Kim, Jongsun
    Han, Sang-woo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (04) : 520 - 527
  • [2] Low-power single-loop and dual-loop AGCs for bionic ears
    Baker, Michael W.
    Sarpeshkar, Rahul
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (09) : 1983 - 1996
  • [3] A High-Performance, Low-Power Linear Algebra Core
    Pedram, Ardavan
    Gerstlauer, Andreas
    van de Geijn, Robert A.
    ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 35 - 42
  • [4] High-performance low-power digital linear interpolation filter
    El-Moursy, Magdy A.
    Abdellatif, Ahmed G.
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 267 - 270
  • [5] Codesign Tradeoffs for High-Performance, Low-Power Linear Algebra Architectures
    Pedram, Ardavan
    van de Geijn, Robert A.
    Gerstlauer, Andreas
    IEEE TRANSACTIONS ON COMPUTERS, 2012, 61 (12) : 1724 - 1736
  • [6] A novel high-performance and low-power mesh-based NoC
    Sabbaghi-Nadooshan, Reza
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 3225 - +
  • [7] High-performance low-power dual transition preferentially sized (PTPS) logic
    Jeong, W
    Roy, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 480 - 484
  • [8] A mixed-signal approach to high-performance low-power linear filters
    Figueroa, M
    Hsu, D
    Diorio, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (05) : 816 - 822
  • [9] High-performance low-power FFT cores
    Han, Wei
    Erdogan, Ahmet T.
    Arslan, Tughrul
    Hasan, Mohd.
    ETRI JOURNAL, 2008, 30 (03) : 451 - 460
  • [10] A High-Performance PLL With a Low-Power Active Switched-Capacitor Loop Filter
    Song, Yu
    Ignjatovic, Zeljko
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (09) : 555 - 559