High-Yield Design of High-Density SRAM for Low-Voltage and Low-Leakage Operations

被引:0
|
作者
Dhori, Kedar Janardan [1 ]
Chawla, Hitesh [1 ]
Kumar, Ashish [1 ]
Pandey, Pashant [1 ]
Kumar, Promod [1 ]
Ciampolini, Lorenzo [2 ,3 ]
Cacho, Florian [2 ]
Croain, Damien [2 ]
机构
[1] STMicroelectronics Pvt Ltd, Greater Noida, India
[2] STMicroelectronics, Crolles, France
[3] CEA Grenoble, Grenoble, France
关键词
PARAMETER FLUCTUATIONS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The minimum functional voltage of System-On Chip manufactured in recent technology nodes is often that of its Static Random-Access Memories (SRAM). Operating SRAM at subnominal voltage requires the use of additional circuits named assist circuits. This paper details the write assist and the temperature- and process-compensated read assist circuits used against insufficient bitcell Write Margin (WM) and Static Noise Margin (SNM), respectively. A new graphic tool named yieldogram is introduced to monitor clearly over a supported temperature range the capacity-dependent safe design region at various yield targets, including the highest industrial standard (1ppm), and is used to evaluate graphically the effects of different combinations of assist. We show that our implementation of WordLine UnderDrive (WLUD) assist technique against SNM limitations has a minimum impact on the performance, since it is temperature- and process-compensated, while negative BitLine implementation against WM limitations improves performances. The combined use of both techniques allows to gain more than 20% Vddmin, improving the frequency by 15%, decreasing dynamic power by 10% with worst-case increases in area and static power of 10 %. Finally, with a small WLUD overhead, yield can be obtained on Mass-Scale Production even after ageing.
引用
收藏
页码:7 / 12
页数:6
相关论文
共 50 条
  • [21] A Leakage Compensation Design for Low Supply Voltage SRAM
    Wang, Chua-Chin
    Wang, Deng-Shain
    Liao, Chiang-Hsiang
    Chen, Sih-Yu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1761 - 1769
  • [22] A Low-Leakage 6T SRAM Cell for In-Memory Computing with High Stability
    Najafi, Deniz
    Ebrahimi, Behzad
    2021 29TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2021, : 98 - 102
  • [23] LOW-VOLTAGE SYSTEMS IN AREAS OF HIGH LOAD DENSITY
    MUNKER, H
    RAEHSE, G
    ELEKTROTECHNISCHE ZEITSCHRIFT B-AUSGABE, 1973, 25 (20): : 538 - &
  • [24] Special Section on Low-Leakage, Low-Voltage, Low-Power and High-Speed Technologies for System LSIs in Deep-Submicron Era FOREWORD
    Enomoto, Tadayoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (04) : 385 - 385
  • [25] Low-Dispersion, High-voltage, Low-Leakage GaN HEMTs on Native GaN Substrates
    Alshahed, Muhammad
    Heuken, Lars
    Alomari, Mohammed
    Cora, Ildiko
    Toth, Lajos
    Pecz, Bela
    Waechter, Clemens
    Bergunde, Thomas
    Burghartz, Joachim N.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) : 2939 - 2947
  • [26] An asymmetrically controlled sense amplifier with boosted sensing voltage difference for low-voltage and high-density DRAM
    Li, Xiaocui
    Du, Zhichao
    Wang, Yu
    Duan, Franklin Li
    MICROELECTRONIC ENGINEERING, 2023, 276
  • [27] Sensing Margin Enhancement Technique Utilizing Boosted Reference Voltage for Low-Voltage and High-Density DRAM
    Kim, Suk Min
    Song, Byungkyu
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (10) : 2413 - 2422
  • [28] An 8T Low-Voltage and Low-Leakage Half-Selection Disturb-Free SRAM Using Bulk-CMOS and FinFETs
    Pasandi, Ghasem
    Fakhraie, Sied Mehdi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (07) : 2357 - 2363
  • [29] A low-leakage and high-writable SRAM cell with back-gate biasing in FinFET technology
    Sina Sayyah Ensan
    Mohammad Hossein Moaiyeri
    Behzad Ebrahimi
    Shaahin Hessabi
    Ali Afzali-Kusha
    Journal of Computational Electronics, 2019, 18 : 519 - 526
  • [30] Low-leakage robust SRAM cell design for sub-100nm technologies
    Yang, Shengqi
    Wolf, Wayne
    Wang, Wenping
    Vijaykrishnan, N.
    Xie, Yuan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 539 - 544