An Analytical Latency Model for Networks-on-Chip

被引:66
|
作者
Kiasari, Abbas Eslami [1 ]
Lu, Zhonghai [1 ]
Jantsch, Axel [1 ]
机构
[1] Royal Inst Technol KTH, Dept Elect Syst, Sch Informat & Commun Technol, SE-16440 Stockholm, Sweden
关键词
Modeling and prediction; network-on-chip (NoC); performance analysis and design aids; queueing theory; PERFORMANCE-MODEL; FLOW;
D O I
10.1109/TVLSI.2011.2178620
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose an analytical model based on queueing theory for delay analysis in a wormhole-switched network-on-chip (NoC). The proposed model takes as input an application communication graph, a topology graph, a mapping vector, and a routing matrix, and estimates average packet latency and router blocking time. It works for arbitrary network topology with deterministic routing under arbitrary traffic patterns. This model can estimate per-flow average latency accurately and quickly, thus enabling fast design space exploration of various design parameters in NoC designs. Experimental results show that the proposed analytical model can predict the average packet latency more than four orders of magnitude faster than an accurate simulation, while the computation error is less than 10% in non-saturated networks for different system-on-chip platforms.
引用
收藏
页码:113 / 123
页数:11
相关论文
共 50 条
  • [41] Performance analysis of networks-on-chip routers
    Elmiligi, Haytham
    Morgan, Ahmed A.
    El-Kharashi, M. Watheq
    Gebali, Fayez
    IDT 2007: SECOND INTERNATIONAL DESIGN AND TEST WORKSHOP, PROCEEDINGS, 2007, : 232 - +
  • [42] Optical routers for photonic networks-on-chip
    Yang, Lin
    Ji, Ruiqiang
    Zhang, Lei
    Tian, Yonghui
    Ding, Jianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    OPTOELECTRONIC MATERIALS AND DEVICES VI, 2011, 8308
  • [43] Modern architecture for photonic networks-on-chip
    Sharma, Kapil
    Sehgal, Vivek Kumar
    JOURNAL OF SUPERCOMPUTING, 2020, 76 (12): : 9901 - 9921
  • [44] Reconfigurable Silicon Photonic Networks-on-Chip
    Dong, Po
    2015 OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC), 2015,
  • [45] DyAD - Smart routing for networks-on-chip
    Hu, JC
    Marculescu, R
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 260 - 263
  • [46] Dynamic Task Allocation in Networks-on-Chip
    Bindu, Agarwalla
    Kumar, Deka Jatindra
    ADVANCES IN WIRELESS, MOBILE NETWORKS AND APPLICATIONS, 2011, 154 : 158 - +
  • [47] Optical routers for photonic networks-on-chip
    Yang, Lin
    Li, Ruiqiang
    Zhang, Lei
    Tian, Yonghui
    Ding, Lianfeng
    Chen, Hongtao
    Lu, Yangyang
    Zhou, Ping
    Zhu, Weiwei
    2011 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE AND EXHIBITION (ACP), 2012,
  • [48] Hybrid QoS method for Networks-on-Chip
    Lin, Shijun
    Shi, Jianghong
    Chen, Huihuang
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 369 - 374
  • [49] A DFT architecture for asynchronous Networks-on-Chip
    Tran, Xuan-Tu
    Durupt, Jean
    Bertrand, Francois
    Beroulle, Vincent
    Robach, Chantal
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 219 - +
  • [50] Ensuring safety and efficiency in networks-on-chip
    Kostrzewa, Adam
    Saidi, Selma
    Ecco, Leonardo
    Ernst, Rolf
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 571 - 582