Voltage Island-Driven Floorplanning Considering Level shifter Placement

被引:0
|
作者
Lin, Jai-Ming [1 ]
Cheng, Wei-Yi [1 ]
Lee, Chung-Lin [1 ]
Hsu, Richard C. J. [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 701, Taiwan
关键词
GENERATION;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power has become a burning issue in modern VLSI design. To deal with this problem, the multiple-supply voltage (MSV) is a technique widely applied to a design to reduce its power consumption. However, there exist several challenges in implementing Multi-Voltage designs, which includes floorplanning, level-shifter placement, and power planning [5]. Among these challenges, placement of level shifters has direct impacts on the chip area, total wirelength, and power planning. Although several works considering MSV driven floorplanning have been proposed, they do not actually place level shifters in their flows, which makes their results unrealistic. Yu et al. [19] first proposed a methodology to place level shifters during floorplanning. But, level shifters are inserted in the whitespace of a chip, which would increase wirelength of long wires and make power planning more difficult. Thus, in this paper, we first propose two ways to allocate regions for level shifters during floorplanning, and then give a two-stage approach to place these level shifters at proper locations. The experimental results reveal that the wirelength is underestimated if we do place level shifters and it can obtain smaller wirelength if we can consider level shifters during floorplanning.
引用
收藏
页码:443 / 448
页数:6
相关论文
共 50 条
  • [41] Level Shifter for Triggering of High Voltage MOSFET Stack
    Wajda, A.
    Litzko, L. R.
    Riggs, R.
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : 30 - 30
  • [42] Thermal-Driven 3D Floorplanning using Localized TSV Placement
    Budhathoki, Puskar
    Henschel, Andreas
    Elfadel, Ibrahim M.
    2014 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2014,
  • [43] Supply Voltage Assignment for Power Reduction in 3D ICs Considering Thermal Effect and Level Shifter Budget
    Whi, Shu-Han
    Lee, Yu-Min
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 418 - 421
  • [44] A single supply level shifter for multi-voltage systems
    Khan, QA
    Wadhwa, SK
    Misri, K
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 557 - 560
  • [45] A New Voltage Level Shifter For Low-Power Applications
    Shubin V.V.
    Russian Microelectronics, 2019, 48 (05) : 335 - 339
  • [46] An Ultralow-Voltage Energy-Efficient Level Shifter
    Lanuzza, Marco
    Crupi, Felice
    Rao, Sandro
    De Rose, Raffaele
    Strangio, Sebastiano
    Iannaccone, Giuseppe
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (01) : 61 - 65
  • [47] A capacitive level shifter for high voltage (2.5kV)
    Andersen, T.
    Andersen, M. A. E.
    Thomsen, O. C.
    Foster, M. P.
    Stone, D. A.
    PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL POWER MODULATOR AND HIGH VOLTAGE CONFERENCE, 2012, : 450 - 453
  • [48] Radiation Hardened Level Shifter for Sub to Superthreshold Voltage Translation
    Palakurthi, Praveen
    Martinez, Jorge
    MacDonald, Eric
    2012 IEEE SUBTHRESHOLD MICROELECTRONICS CONFERENCE (SUBVT), 2012,
  • [49] A robust level-shifter design for adaptive voltage scaling
    Gupta, Ankur
    Chauhan, Rajat
    Menezes, Vinod
    Narang, Vikas
    Roopashree, H. M.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 383 - 388
  • [50] Voltage up level shifter with improved performance and reduced power
    Dwivedi, Devesh
    Dwivedi, Suman
    Potladhurthi, Eswararao
    2012 25TH IEEE CANADIAN CONFERENCE ON ELECTRICAL & COMPUTER ENGINEERING (CCECE), 2012,