CAD tools for early timing closure in system-on-a-chip design

被引:0
|
作者
Kanazawa, Y [1 ]
Higuchi, H [1 ]
机构
[1] Fujitsu Labs Ltd, Nakahara Ku, Kawasaki, Kanagawa 211, Japan
来源
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper introduces two new CAD tools, "March" and "MagusMCP," developed to partially automate the design of clock signal distribution for timing optimization and the timing constraints for systems-on-a-chip. March synthesizes flexible structures of clock distribution circuits based on flip-flop (FF) grouping and placement information. It also considers the placement and routing resource information of RAM and optimizes the delay on clock paths and clock skew. These features make it easier to satisfy timing constraints. MagusMCP automatically detects multi-cycle/false paths based on analysis that takes circuit logic into account. These tools make it possible to ease timing constraints, thus enabling early timing closure.
引用
收藏
页码:258 / 265
页数:8
相关论文
共 50 条
  • [41] Issues and strategies for the physical design of system-on-a-chip ASICs
    Bednar, TR
    Buffet, PH
    Darden, RJ
    Gould, SW
    Zuchowski, PS
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (06) : 661 - 674
  • [42] System-on-a-chip - Preface
    Reeves, TM
    Ravey, TK
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (06) : 647 - 647
  • [43] An efficient hierarchical fuzzy approach for system level System-on-a-Chip design
    Ascia, Giuseppe
    Catania, Vincenzo
    Di Nuovo, Alessandro G.
    Palesi, Maurizio
    Patti, Davide
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 115 - +
  • [44] A system-on-a-chip design of a low-power smart vision system
    Fang, WC
    1998 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS-SIPS 98: DESIGN AND IMPLEMENTATION, 1998, : 63 - 72
  • [45] System-On-a-Chip for pattern recognition. Architecture and design methodology
    Aberbour, Mourad
    Mehrez, Habib
    Durbin, Francois
    Haussy, Jacques
    Lalande, Pierre
    Tissot, Andre
    Computer Architectures for Machine Perception, Proceedings (CAMP), 2000, : 155 - 162
  • [46] EDA/ASIC vendors cooperate on standards for system-on-a-chip design
    Tuck, B
    COMPUTER DESIGN, 1998, 37 (08): : 20 - +
  • [47] CMOS digital imager design from a system-on-a-chip perspective
    Pain, B
    Hancock, B
    Cunningham, T
    16TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2003, : 395 - 400
  • [48] Physical Design Methodology for Analog Circuits In A System-On-A-Chip Environment
    Soenen, Eric
    ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 73 - 73
  • [49] Global interconnect design in a three-dimensional system-on-a-chip
    Joyner, JW
    Zarkesh-Ha, P
    Meindl, JD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (04) : 367 - 372
  • [50] The system-on-a-chip lock cache
    Akgul, BES
    Mooney, VJ
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 7 (1-2) : 137 - 172