Symmetric dual gate insulator-based FinFET module and design window for reliable circuits

被引:1
|
作者
Yadav, Nandakishor [1 ]
Shah, Ambika Prasad [1 ]
Beohar, Ankur [1 ]
Vishvakarma, Santosh Kumar [1 ]
机构
[1] Indian Inst Technol, Discipline Elect Engn, Indore, Madhya Pradesh, India
来源
MICRO & NANO LETTERS | 2019年 / 14卷 / 03期
关键词
leakage currents; MOSFET; high-k dielectric thin films; design window; gate insulator materials; dual layer gate insulator; gate oxide; conventional FinFET; high-k spacer width; SCT tolerant design; back-gate voltages; circuit design; short-channel effect reduction; high-k spacer materials; symmetric dual gate insulator-based FinFET module; electrostatic control enhancement; charge trap tolerant FinFET module; gate leakage current; single charge trapping induce effects; SCT analysis; process variation sources; line width roughness; line edge roughness; size; 10; 0; nm; RANDOM TELEGRAPH NOISE; SRAM; DEVICES; IMPACT;
D O I
10.1049/mnl.2018.5210
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
High-k spacer and gate insulator materials have been exhaustively studied nowadays for the enhancement of electrostatic control and reduction of short-channel effects in scaled devices. The work presents a high-performance and charge trap tolerant FinFET module at 10 nm gate length. Dual layer gate insulator (inner low-k and outer high-k) introduces to reduce charge trapping from the channel and outside into the gate oxide. It reduces the gate leakage current by 51.6% compared to conventional FinFET. Further, they demonstrate single charge trapping (SCT) induce effects and proposed optimised high-k spacer width of the SCT tolerant design. SCT analysis is presented in different high-k spacer materials and back-gate voltages. Process variation sources such as line edge roughness and line width roughness are also analysed for the circuit design.
引用
收藏
页码:317 / 322
页数:6
相关论文
共 50 条
  • [31] Variability-Aware Design of Double Gate FinFET-based Current Mirrors
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    Okobiah, Oghenekarho
    GLSVLSI'14: PROCEEDINGS OF THE 2014 GREAT LAKES SYMPOSIUM ON VLSI, 2014, : 347 - 352
  • [32] Differential Power Analysis immune design of FinFET based Novel Differential Logic Gate
    Saini, Harjap Singh
    Gupta, Anu
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [33] Double Gate FinFET based Mixed-Signal Design: A VCO Case Study
    Ghai, Dhruva
    Mohanty, Saraju P.
    Thakral, Garima
    2013 IEEE 56TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2013, : 177 - 180
  • [34] Design and simulation of a gas sensitive junctionless FinFET based on conducting polymer as the gate material
    Mehrdad, Farzad
    Ahangari, Zahra
    PHYSICA SCRIPTA, 2022, 97 (07)
  • [35] Robust FinFET SRAM design based on dynamic back-gate voltage adjustment
    Ebrahimi, Behzad
    Afzali-Kusha, Ali
    Mahmoodi, Hamid
    MICROELECTRONICS RELIABILITY, 2014, 54 (11) : 2604 - 2612
  • [36] A new approach to design an efficient micropost array for enhanced direct-current insulator-based dielectrophoretic trapping
    Mohammadi, Mahdi
    Zare, Mohammad Javad
    Madadi, Hojjat
    Sellares, Jordi
    Casals-Terre, Jasmina
    ANALYTICAL AND BIOANALYTICAL CHEMISTRY, 2016, 408 (19) : 5285 - 5294
  • [37] Design and Evaluation of a Millifluidic Insulator-Based Dielectrophoresis (DEP) Retention Device to Separate Bacteria from Tap Water
    Jun, Shawn
    Chun, Cherisse
    Ho, Kacie
    Li, Yong
    WATER, 2021, 13 (12)
  • [38] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Kusuma, Rambabu
    Talari, V. K. Hanumantha Rao
    SILICON, 2022, 14 (16) : 10301 - 10311
  • [39] Process Variability Aware Low Leakage Reliable Nano Scale Double-Gate-FinFET SRAM Cell Design Technique
    Khandelwal, Saurabh
    Gupta, Vishal
    Raj, Balwinder
    Gupta, R. D.
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (06) : 810 - 817
  • [40] Design and Optimization of Dual Material Gate Junctionless FinFET Using Dimensional Effect, Gate Oxide and Workfunction Engineering at 7 nm Technology Node
    Rambabu Kusuma
    V. K. Hanumantha Rao Talari
    Silicon, 2022, 14 : 10301 - 10311