Influence of Plugging DC Offset Estimation Integrator in Single-Phase EPLL and Alternative Scheme to Eliminate Effect of Input DC Offset and Harmonics

被引:48
|
作者
Wu, Fengjiang [1 ]
Sun, Dongyang [1 ]
Zhang, Lujie [2 ]
Duan, Jiandong [1 ]
机构
[1] Harbin Inst Technol, Harbin 150001, Peoples R China
[2] Virginia Polytech Inst & State Univ, Blacksburg, VA 24061 USA
基金
中国国家自然科学基金;
关键词
DC offset and harmonics; delayed signal cancellation (DSC); enhanced phase-locked loop (EPLL); POWER CONVERTERS; DESIGN; PLL; IMPLEMENTATION;
D O I
10.1109/TIE.2015.2405496
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, the dynamic expressions of the amplitude and frequency estimated by the standard enhanced phase-locked loop (EPLL) and the ones with input dc offset estimation integrator (DCEI) are derived originally and reveal that the DCEI enlarges the amplitude of the periodic ripples caused by the dynamic disturbances and prolongs the dynamic process. To achieve correct estimation when the input signal contains dc offset and harmonics but without deteriorating the dynamic performance, an improved EPLL combined with delayed signal cancellation (DSC) is proposed. A DSC operator is employed to the input of the EPLL to eliminate dc offset and even-order harmonics. A cascaded DSC (CDSC) module is applied in both frequency and amplitude loops to remove the effect of most of the residual odd-order harmonics. The structure of the CDSC module and delay coefficients are designed in detail. Experimental results of all the three PLLs are presented and compared to validate the theoretical analysis results and the proposed EPLL.
引用
收藏
页码:4823 / 4831
页数:9
相关论文
共 43 条
  • [31] DC Offset Rejection Improvement in Single-Phase SOGI-PLL Algorithms: Methods Review and Experimental Evaluation
    Xie, Menxi
    Wen, Huiqing
    Zhu, Canyan
    Yang, Yong
    IEEE ACCESS, 2017, 5 : 12810 - 12819
  • [32] A modified SOGI-FLL algorithm with DC-offset rejection improvement for single-phase inverter applications
    Pourang Ardalan
    Navid Rasekh
    Mohammad Zamani Khaneghah
    Adib Abrishamifar
    Masood Saeidi
    International Journal of Dynamics and Control, 2022, 10 : 2020 - 2033
  • [33] DC Offset Error Compensation for Synchronous Reference Frame PLL in Single-Phase Grid-Connected Converters
    Hwang, Seon-Hwan
    Liu, Liming
    Li, Hui
    Kim, Jang-Mok
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (08) : 3467 - 3471
  • [34] Effect of adding DC-offset estimation integrators in there-phase enhanced phase-locked loop on dynamic performance and alternative scheme (vol 8, pg 391, 2015)
    Wu, F.
    Zhang, L.
    Duan, J.
    IET POWER ELECTRONICS, 2015, 8 (06) : 1081 - 1081
  • [35] DC offset rejection in a frequency-fixed second-order generalized integrator-based phase-locked loop for single-phase grid-connected applications
    Issam A. Smadi
    Bayan H. Bany Fawaz
    Protection and Control of Modern Power Systems, 2022, 7
  • [36] A Simple Approach to Reject DC Offset for Single-Phase Synchronous Reference Frame PLL in Grid-Tied Converters
    Liu, Bin
    An, Mengjun
    Wang, Hui
    Chen, Yanming
    Zhang, Zhigang
    Xu, Chenhua
    Song, Shaojian
    Lv, Zhilin
    IEEE ACCESS, 2020, 8 : 112297 - 112308
  • [37] DC offset rejection in a frequency-fixed second-order generalized integrator-based phase-locked loop for single-phase grid-connected applications
    Smadi, Issam A.
    Bany Fawaz, Bayan H.
    PROTECTION AND CONTROL OF MODERN POWER SYSTEMS, 2022, 7 (01)
  • [38] A Low Frequency Input Current Reduction Scheme of a Two-stage Single-phase inverter with DC-DC Boost Converter
    Kim, Jun-Ho
    Choi, Ki-Young
    Kim, Rae-Young
    2014 TWENTY-NINTH ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2014, : 2351 - 2358
  • [39] Single-Phase Frequency-Fixed All-Pass Filter QT1-PLL With Inherent DC Offset Suppression
    Gautam, Samir
    Verma, Anant Kumar
    Burgos-Mellado, Claudio
    Munoz-Carpintero, Diego
    Taghizadeh, Foad
    Rimal, Binod Prasad
    Roncero-Sanchez, Pedro
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2024, 73
  • [40] Deep learning-based estimation technique for capacitance and ESR of input capacitors in single-phase DC/AC converters
    Park, Hye-Jin
    Kim, Jae-Chang
    Kwak, Sangshin
    JOURNAL OF POWER ELECTRONICS, 2022, 22 (03) : 513 - 521