A Case Study for NoC-Based Homogeneous MPSoC Architectures

被引:10
|
作者
Tota, Sergio V. [1 ]
Casu, Mario R. [1 ]
Roch, Massimo Ruo [1 ]
Macchiarulo, Luca [2 ]
Zamboni, Maurizio [1 ]
机构
[1] Politecn Torino, Dipartimento Elettron, I-10129 Turin, Italy
[2] Univ Hawaii, Dept Elect Engn, Honolulu, HI 96822 USA
关键词
Multiprocessor systems-on-chip (MP-SoC); network-on-chip (NoC); NETWORK; CHIP;
D O I
10.1109/TVLSI.2008.2011239
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The many-core design paradigm requires flexible and modular hardware and software components to provide the required scalability to next-generation on-chip multiprocessor architectures. A multidisciplinary approach is necessary to consider all the interactions between the different components of the design. In this paper, a complete design methodology that tackles at once the aspects of system level modeling, hardware architecture, and programming model has been successfully used for the implementation of a multiprocessor network-on-chip (NoC)-based system, the NoCRay graphic accelerator. The design, based on 16 processors, after prototyping with field-programmable gate array (FPGA), has been laid out in 90-nm technology. Post-layout results show very low power, area, as well as 500 MHz of clock frequency. Results show that an array of small and simple processors outperform a single high-end general purpose processor.
引用
收藏
页码:384 / 388
页数:5
相关论文
共 50 条
  • [31] Exploration of distributed shared memory architectures for NoC-based multiprocessors
    Monchiero, Matteo
    Palermo, Gianluca
    Silvano, Cristina
    Villa, Oreste
    2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, : 144 - +
  • [32] Exploration of distributed shared memory architectures for NoC-based multiprocessors
    Monchiero, Matteo
    Palermo, Gianluca
    Silvano, Cristina
    Villa, Oreste
    JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (10) : 719 - 732
  • [33] Design Space Exploration and Performance Evaluation at Electronic System Level for NoC-based MPSoC
    Sonntag, Soeren
    Gilabert, Francisco
    2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2010, : 336 - 339
  • [34] Computation and Communication Aware Run-Time Mapping for NoC-based MPSoC Platforms
    Kaushik, Samarth
    Singh, Amit Kumar
    Srikanthan, Thambipillai
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 185 - 190
  • [35] RTOS Solution for NoC-Based COTS MPSoC Usage in Mixed-Criticality Systems
    Serhiy Avramenko
    Massimo Violante
    Journal of Electronic Testing, 2019, 35 : 29 - 44
  • [36] RTOS Solution for NoC-Based COTS MPSoC Usage in Mixed-Criticality Systems
    Avramenko, Serhiy
    Violante, Massimo
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (01): : 29 - 44
  • [37] Rapid Prototyping of NoC-based MPSoC Based on Dataflow Modeling of Real-World Applications
    Mohammed, Mohammed Sultan
    Tang, Jia Wei
    Ab Rahman, Ab Al-Hadi
    Paraman, Norlina
    Marsono, M. N.
    2018 9TH IEEE CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC2018), 2018, : 217 - 222
  • [38] ADAPTIVE NOC-BASED MPSOC SYSTEM FOR SPECTRAL IMAGING ALGORITHM DEDICATED TO ART AUTHENTICATION
    Tan, Junyan
    Fresse, Virginie
    Rousseau, Frederic
    2013 PROCEEDINGS OF THE 21ST EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2013,
  • [39] Towards Full Virtualization of Heterogeneous NoC-based Multicore Embedded Architectures
    Kornaros, George
    Grammatikakis, Miltos D.
    Coppola, Marcello
    15TH IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING (CSE 2012) / 10TH IEEE/IFIP INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (EUC 2012), 2012, : 345 - 352
  • [40] Introduction to the special issue on NoC-based many-core architectures
    Daneshtalab, Masoud
    Palesi, Maurizio
    Mak, Terrence
    COMPUTERS & ELECTRICAL ENGINEERING, 2015, 45 : 359 - 361