Patterning of 32 nm 1: 1 Line and Space by Resist Reflow Process

被引:2
|
作者
Park, Joon-Min [1 ]
Kim, Youngsang [1 ]
Jeong, Heejun [1 ]
An, Ilsin [1 ]
Oh, Hye-Keun [1 ]
机构
[1] Hanyang Univ, Dept Appl Phys, Ansan 429791, South Korea
关键词
resist reflow process; 32 nm line and space half-pitch; Navier-Stokes equation;
D O I
10.1143/JJAP.47.8611
中图分类号
O59 [应用物理学];
学科分类号
摘要
Producing a sub-32nm line and space pattern is one of the most important issues in semiconductor manufacturing. In particular, it is important 10 produce line and space patterns in flash memory-type devices because the unit cell is mostly composed of line and space patterns. The double patterning method is regarded as the most promising technology for producing, a sub-32 nm half-pitch node. However. the double patterning method is expensive for the production and a heavy data split is required. In order to achieve cheaper and easier patterning, we propose a resist reflow process (RRP) for producing 32 nm 1 : 1 line and space patterns. In many cases, it is easier to produce a 1 : 3 pitch line and space pattern than a 1 : 1 pitch line and space pattern ill terms of the aerial image. and RRP can transform a 1 : 3 pitch aerial image to a 1 : 1 resist image. We used a home-made RRP simulation based on the Navier-Stokes equation including the surface tension effect. Solid-E of Synopsis is used for the optical simulation, and electron-beam lithography is used for the experiment to verify the concept.
引用
收藏
页码:8611 / 8614
页数:4
相关论文
共 50 条
  • [21] Advanced resist process enabling implementation of CD controllability for 32nm and beyond
    Shimura, Satoru
    Iwao, Fumiko
    Kawasaki, Tetsu
    Shannon, Dunn
    Tanaka, Yoshitsugu
    Yaegashi, Hidetami
    Yamada, Yoshiaki
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXV, PTS 1 AND 2, 2008, 6923
  • [22] Non-topcoat resist design for immersion process at 32-nm node
    Wu, Steven
    Tseng, Aroma
    Lin, Bill
    Yu, Chun Chi
    Lu, Bo-Jou
    Liao, Wen-Shiang
    Wang, Deyan
    Vohra, Vaishali
    Xu, Cheng Bai
    Caporale, Stefan
    Barclay, George
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXV, PTS 1 AND 2, 2008, 6923
  • [23] Reduction of Line Width and Edge Roughness by Resist Reflow Process for Extreme Ultra-Violet Lithography
    Cho, In Wook
    Park, Joon-Min
    Kim, Hyunsu
    Hong, Joo-Yoo
    Kim, Seong-Sue
    Cho, Han-Ku
    Oh, Hye-Keun
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXVI, 2009, 7273
  • [24] Modeling of dry development in bilayer-resist process for 140-nm contact hole patterning
    Hwang, SB
    Kim, WD
    Edgar, TF
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2002, 15 (02) : 245 - 252
  • [25] Effect of the rinse solution to avoid 193 nm resist line collapse: A study for modification of resist polymer and process conditions
    Masuda, S
    Kobayashi, M
    Kim, WK
    Anyadiegwu, C
    Padmanaban, M
    Dammel, RR
    Tanaka, K
    Yamada, Y
    ADVANCES IN RESIST TECHNOLOGY AND PROCESSING XXI, PTS 1 AND 2, 2004, 5376 : 819 - 829
  • [26] Recent Achievements in Sub-10 nm DSA Lithography for Line/Space Patterning
    Navarro, Christophe
    Nicolet, Celia
    Ariura, Fumi
    Chevalier, Xavier
    Xu, Kui
    Hockey, Mary Ann
    Mumtaz, Muhammad
    Fleury, Guillaume
    Hadziioannou, Georges
    Legrain, Antoine
    Zelsmann, Marc
    Gharbi, Ahmed
    Tiron, Raluca
    Pain, Laurent
    Evangelio, Laura
    Fernandez-Regulez, Marta
    Perez-Murano, Francesc
    Cayrefourcq, Ian
    JOURNAL OF PHOTOPOLYMER SCIENCE AND TECHNOLOGY, 2017, 30 (01) : 69 - 75
  • [27] Implementation of contact hole patterning performance with KrF resist flow process for 80nm DRAM application
    Kim, HR
    Park, D
    Kim, H
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 1430 - 1436
  • [28] Advanced multi-patterning using resist core spacer process for 22nm node and beyond
    Kuwahara, Yuhei
    Shimura, Satoru
    Kyouda, Hideharu
    Oyama, Kenichi
    Yamauchi, Shohei
    Hara, Arisa
    Natori, Sakurako
    Yaegashi, Hidetami
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXIX, 2012, 8325
  • [29] The effects of reduced resist consumption process conditions on total raw defects, line and space defects and single line open defects at the 20nm node
    Karanikas, Christos F.
    Kim, Jeong Soo
    ADVANCES IN RESIST MATERIALS AND PROCESSING TECHNOLOGY XXX, 2013, 8682
  • [30] Patterning Performance of Hyper NA Immersion Lithography for 32nm Node Logic Process
    Takahata, Kazuhiro
    Kajiwara, Masanari
    Kitamura, Yosuke
    Ojima, Tomoko
    Satake, Masaki
    Fujise, Hiroharu
    Seino, Yuriko
    Ema, Tatsuhiko
    Takakuwa, Manabu
    Nakagawa, Shinichiro
    Kono, Takuya
    Asano, Masafumi
    Kyo, Suigen
    Nomachi, Akiko
    Harakawa, Hideaki
    Ishida, Tatsuya
    Hasegawa, Shunsuke
    Miyashita, Katsura
    Murakami, Takashi
    Nagahara, Seiji
    Takeda, Kazuhiro
    Mimotogi, Shoji
    Inoue, Soichi
    LITHOGRAPHY ASIA 2008, 2008, 7140