A GHz Full-Division-Range Programmable Divider with Output Duty-Cycle Improved

被引:0
|
作者
Lo, Yu-Lung [1 ]
Tsai, Jhih-Wei [1 ]
Liu, Han-Ying [1 ]
Yang, Wei-Bin [2 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Elect Engn, Kaohsiung, Taiwan
[2] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
duty cycle; full-division-range; programmable frequency divider; FREQUENCY-DIVIDER; GENERATOR; COUNTER; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a full-division-range programmable frequency divider with a 50% duty-cycle output. The proposed programmable frequency divider includes a programmable counter (PC) and duty-cycle improved circuit (DCIC) to achieve a full-division-range, low-area, and close-to50% duty-cycle output from an input clock with an arbitrary duty cycle. A chip was fabricated using a 0.18-mu m standard CMOS process with a 1.8-V power supply. The measurement results show that the proposed programmable frequency divider can operate from 1 MHz to 1 GHz, and the division ratio ranges from 1 to 63. When the input divisor is 20, the input clock is 700 MHz, the input duty-cycle is 20%, and output duty-cycle is 50.4%. The total power consumption of the proposed programmable frequency divider is only 0.62 mW at 700 MHz, and the active die area is only 0.125 x 0.05 mm(2).
引用
收藏
页码:82 / 85
页数:4
相关论文
共 50 条
  • [21] 1 MHz–3.5 GHz, wide range input duty 50% output duty cycle corrector
    Jianhui Wu
    Junhui Gu
    Zhengchang Du
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 531 - 538
  • [22] A 40 Gb/s Duty-Cycle/Polarization Division Multiplexing System
    Dastgiri, Kosar S.
    Seyedzadeh, Saleh
    Kakaee, Majid H.
    2017 25TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2017, : 1806 - 1809
  • [23] Performance Analysis of Duty-Cycle Division Multiplexing over Wavelength Division Multiplexing System
    Seyedzadeh, Saleh
    Mahdiraji, Ghafour Amouzad
    Abas, Ahmad Fauzi
    FIBER AND INTEGRATED OPTICS, 2014, 33 (03) : 232 - 250
  • [24] Duty-Cycle Division Multiplexing: Alternative for High Speed Optical Networks
    Mahdiraji, Ghafour Amouzad
    Abas, Ahmad Fauzi
    Abdullah, Mohamad Khazani
    Malekmohammadi, Amin
    Mokhtar, Makhfudzah
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (09) : 09LF031 - 09LF036
  • [25] Isolated MOSFET driver has wide duty-cycle range
    Doval-Gandoy, J
    EDN, 2004, 49 (09) : 82 - +
  • [26] True 50% Duty-Cycle High-Speed Divider with the Modulus of Odd Numbers
    Tseng, Sheng-Che
    Wei, Hung-Ju
    Syu, Jin-Siang
    Meng, Chinchun
    Tsung, Kuan-Chang
    Huang, Guo-Wei
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 305 - +
  • [27] 1 MHz-3.5 GHz, wide range input duty 50% output duty cycle corrector
    Wu, Jianhui
    Gu, Junhui
    Du, Zhengchang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (03) : 531 - 538
  • [28] A Programmable Divider with 50% Duty Cycle Unrelated to Dividing Cycle and Its Application to PLL
    Harada, Yujiro
    Yahara, Mitsutoshi
    Matsumoto, Kinya
    Fujimoto, Kuniaki
    ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2016, 99 (12) : 84 - 90
  • [29] Improved WSN Capabilities Through Efficient Duty-Cycle Mechanism
    Aliouat, Zibouda
    Aliouat, Makhlouf
    ADVANCES IN SERVICES COMPUTING, APSCC 2015, 2015, 9464 : 268 - 277
  • [30] Smart Flow Sensor with Combined Frequency, Duty-Cycle, and Amplitude Output
    Cerimovic, S.
    Keplinger, F.
    Dalola, S.
    Ferrari, V.
    Marioli, D.
    Kohl, F.
    Sauter, T.
    2010 IEEE SENSORS, 2010, : 580 - 584