A GHz Full-Division-Range Programmable Divider with Output Duty-Cycle Improved

被引:0
|
作者
Lo, Yu-Lung [1 ]
Tsai, Jhih-Wei [1 ]
Liu, Han-Ying [1 ]
Yang, Wei-Bin [2 ]
机构
[1] Natl Kaohsiung Normal Univ, Dept Elect Engn, Kaohsiung, Taiwan
[2] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
duty cycle; full-division-range; programmable frequency divider; FREQUENCY-DIVIDER; GENERATOR; COUNTER; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a full-division-range programmable frequency divider with a 50% duty-cycle output. The proposed programmable frequency divider includes a programmable counter (PC) and duty-cycle improved circuit (DCIC) to achieve a full-division-range, low-area, and close-to50% duty-cycle output from an input clock with an arbitrary duty cycle. A chip was fabricated using a 0.18-mu m standard CMOS process with a 1.8-V power supply. The measurement results show that the proposed programmable frequency divider can operate from 1 MHz to 1 GHz, and the division ratio ranges from 1 to 63. When the input divisor is 20, the input clock is 700 MHz, the input duty-cycle is 20%, and output duty-cycle is 50.4%. The total power consumption of the proposed programmable frequency divider is only 0.62 mW at 700 MHz, and the active die area is only 0.125 x 0.05 mm(2).
引用
收藏
页码:82 / 85
页数:4
相关论文
共 50 条
  • [1] A low-area full-division-range programmable frequency divider with a 50% duty-cycle output
    Lo, Yu-Lung
    Tsai, Jhih-Wei
    MICROELECTRONICS JOURNAL, 2013, 44 (02) : 169 - 175
  • [2] Wide division ratio range programmable frequency divider with close-to-50% output duty-cycle
    Wu, Jianhui
    Wang, Shengyang
    Huang, Fuqing
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2011, 98 (09) : 1239 - 1246
  • [3] A Programmable Frequency Divider With a Full Modulus Range and 50% Output Duty Cycle
    Wang, Yao
    Wang, Yanqi
    Wu, Zhaolei
    Quan, Zhi
    Liou, Juin Jei
    IEEE ACCESS, 2020, 8 : 102032 - 102039
  • [4] A fast programmable frequency divider with a wide dividing-ratio range and 50% duty-cycle
    Zhang, Mo
    Islam, Syed Kamrul
    Haider, M. Rafiqul
    IEICE ELECTRONICS EXPRESS, 2007, 4 (21): : 672 - 678
  • [5] A duty-cycle control circuit with high input-output duty-cycle range
    Tajizadegan, R.
    Abrishamifar, A.
    MIXDES 2008: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2008, : 169 - 171
  • [6] Programmable divide-by-N counter with 50% duty-cycle output
    Yao, CY
    Tsai, JW
    ELECTRONICS LETTERS, 1999, 35 (08) : 624 - 625
  • [7] Duty-cycle division multiplexing (DCDM)
    Mahdiraji, G. A.
    Abdullah, M. K.
    Mohammadi, A. M.
    Abas, A. F.
    Mokhtar, M.
    Zahedi, E.
    OPTICS AND LASER TECHNOLOGY, 2010, 42 (02): : 289 - 295
  • [8] VHDL code implements 50%-duty-cycle divider
    Boorman, B
    EDN, 1997, 42 (17) : 73 - 74
  • [9] An Improvement on Duty-Cycle Division Multiplexing Technique
    Chai Jia
    Chen Xinqiao
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 127 - 131
  • [10] A Programmable Divider with Extended Division Range for 24GHz FMCW Frequency Synthesizer
    Xu, Yuanyuan
    Li, Wei
    Wu, Dan
    Li, Ning
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 875 - 878