Fabrication of high aspect ratio 35 μm pitch interconnects for next generation 3-D wafer level packaging by through-wafer copper electroplating

被引:10
|
作者
Dixit, Pradeep [1 ]
Miao, Jianmin [1 ]
机构
[1] Nanyang Technol Univ, Micromachines Ctr, Sch Mech & Aerosp Engn, Singapore 639798, Singapore
关键词
D O I
10.1109/ECTC.2006.1645675
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
3-D wafer level packaging is one of the key technologies to fabricare next generation compact, highly dense and high speed electronic devices. In order to realize these future nanoscale IC devices, fabrication of through-wafer interconnects with ultra fine pitch, is the foremost requirement. High aspect ratio through-wafer interconnects connect several devices in vertical axis and thus offer the shortest possible interconnection length. Due to the shortest interconnect length, parasitic losses and time delay during signal propagation is the minimum, which result in faster speed. In this paper, we report the fabrication of very high aspect ratio (similar to 15) ultra fine pitch (similar to 35 mu m) through-wafer copper interconnects by innovative electroplating process. In this technique, process parameters are continuously varied as the electroplating process goes on. To reduce the chances of void formation and to ensure the complete wetting of via surface with copper electrolyte, hydrophilic nature of vias surface is increased. Copper interconnects having diameter as low as 15 gm and height as high as 400 gm have been fabricated by above technique. Vertically standing and smooth copper interconnects with very fine grains are obtained, which are characterized by SEM.
引用
收藏
页码:388 / +
页数:3
相关论文
共 39 条
  • [1] Fabrication of high aspect ratio 35 μm pitch through-wafer copper interconnects by electroplating for 3-D wafer stacking
    Dixit, Pradeep
    Miao, Jianmin
    Preisser, Robert
    [J]. ELECTROCHEMICAL AND SOLID STATE LETTERS, 2006, 9 (10) : G305 - G308
  • [2] Fabrication of high aspect ratio through-wafer copper interconnects by reverse pulse electroplating
    Gu, Changdong
    Xu, Hui
    Zhang, Tong-Yi
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2009, 19 (06)
  • [3] Fabrication of high-aspect-ratio 35 μm pitch through-wafer copper interconnects by electroplating for 3D wafer stacking (vol 9, pg G305, 2006)
    Dixit, Pradeep
    Miao, Jianmin
    Preisser, Robert
    [J]. ELECTROCHEMICAL AND SOLID STATE LETTERS, 2006, 9 (12) : L16 - L16
  • [4] Fabrication of high aspect ratio through-wafer vias in CMOS wafers for 3-D packaging applications
    Rasmussen, FE
    Frech, J
    Heschel, M
    Hansen, O
    [J]. BOSTON TRANSDUCERS'03: DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2003, : 1659 - 1662
  • [5] Design and fabrication of high aspect ratio fine pitch interconnects for wafer level packaging
    Aggarwal, AO
    Raj, PM
    Pratap, RJ
    Saxena, A
    Tummala, RR
    [J]. PROCEEDINGS OF THE 4TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2002), 2002, : 229 - 234
  • [6] Silicon micromachining of high aspect ratio, high-density through-wafer electrical interconnects for 3-D multichip packaging
    Wang, Zheyao
    Wang, Lianwei
    Nguyen, N. T.
    Wien, Wim A. H.
    Schellevis, Hugo
    Sarro, Pasqualina M.
    Burghartz, Joachim N.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 615 - 622
  • [7] Fabrication and characterization of fine pitch on-chip copper interconnects for advanced wafer level packaging by a high aspect ratio through AZ9260 resist electroplating
    Dixit, Pradeep
    Tan, Chee Wee
    Xu, Luhua
    Lin, Nay
    Miao, Jianmin
    Pang, John H. L.
    Backus, Petra
    Preisser, Robert
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (05) : 1078 - 1086
  • [8] Mechanical and microstructure characterization of high aspect ratio electroplated through-wafer copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    [J]. EPTC 2006: 8TH ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2006, : 29 - 34
  • [9] Mechanical and microstructural characterization of high aspect ratio through-wafer electroplated copper interconnects
    Dixit, Pradeep
    Xu, Luhua
    Miao, Jianmin
    Pang, John H. L.
    Preisser, Robert
    [J]. JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2007, 17 (09) : 1749 - 1757
  • [10] Through wafer interconnects for 3-D packaging
    Moll, Amy J.
    Knowlton, William B.
    Oxford, Rex
    [J]. ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 163 - +