Voltage Mode Multiple Valued Analog to Quaternary Mapping

被引:1
|
作者
Martins, E. M. [1 ]
Romero, M. E. R. [1 ]
机构
[1] Univ Fed Mato Grosso do Sul, Campo Grande, Brazil
关键词
Analog to Digital Converter; Quaternary; Voltage Mode; LOGIC;
D O I
10.1109/TLA.2018.8358657
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Most of the digital processing is performed in the binary domain. With the increasing integration, chip area became an important resource to improve transistor density and energy efficiency. An alternative to reduce chip area is to increase the representation up to base B, domain D: (0, 1, 2, ... , B - 1) known as Multiple-Valued Logic (MVL) to decrease chip wirings due to the fact that approximately 70% chip area is devoted to the interconnections. For the digital processing of analog signals an Analog to Digital Mapping is needed. This proposal is a mapping and not a complete analog to digital converter (ADC) due to the fact that there are not any circuits to correct errors, for example: linearity, bits synchronization, etc. This work presents a voltage mode multiple valued analog to quaternary mapping architecture for two digits utilizing the chosen universal set of MVL operators presented in the literature for quaternary base B=4:eAND1, eAND2, eAND3, Successor, and Maximum that allows to design any MVL digital circuit. Simulations on Cadence Tools for the AMS CMOS 0,35 mu m technology will be presented to demonstrate concepts and circuit feasibility and functionality, showing correct behavior with respect to the specification and compatibility with the chosen universal set of gates.
引用
收藏
页码:792 / 798
页数:7
相关论文
共 50 条
  • [21] A current-mode folding/interpolating CMOS analog to quaternary converter using binary to quaternary encoding block
    Han, SI
    Park, SY
    Seong, HK
    Kim, HS
    ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 276 - 281
  • [22] Low-Voltage Mixed-Mode Analog Filter Using Multiple-Input Multiple-Output Operational Transconductance Amplifiers
    Kumngern, Montree
    Khateb, Fabian
    Kulej, Tomasz
    IEEE ACCESS, 2024, 12 : 51073 - 51085
  • [23] Current Mode Multiple-Valued Adder for Cryptography Processors
    Novak, Ashley
    Saffar, Farinoush
    Mirhassani, Mitra
    Wu, Huapeng
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1460 - 1463
  • [24] Current-Mode Multiple-Valued Dynamic Memory
    Khodabndehloo, Golnar
    Mirhassani, Mitra
    Ahmadi, Majid
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 3058 - 3061
  • [25] Multiple-valued logic voltage-mode storage circuits based on true-single-phase clocked logic
    Thoidis, I
    Soudris, D
    Karafyllidis, I
    Thanailakis, A
    Stouraitis, T
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 83 - 88
  • [26] DESIGN OF RESISTIVE MULTIPLE-VALUED DIGITAL-TO-ANALOG CONVERSION LADDERS
    MITRA, SK
    PROCEEDINGS OF THE IEEE, 1982, 70 (12) : 1457 - 1458
  • [27] Voltage-Mode Analog Interfaces for Differential Capacitance Position Transducers
    Ferri, G.
    Parente, F. R.
    Stornelli, V.
    Barile, G.
    Pennazza, G.
    Santonico, M.
    SENSORS, 2018, 431 : 388 - 397
  • [28] High frequency low voltage current mode analog integrable filters
    Fujii, N
    PROCEEDINGS OF THE 1998 BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING, 1998, : 47 - 52
  • [29] New analog current-mode/voltage-mode fuzzifier with continuously adjustable parameters
    Saavedra, P
    Lopez, A
    Zrilic, J
    Ramirez-Angulo, J
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 31 - 34
  • [30] ALGORITHMIC ANALOG-TO-QUATERNARY CONVERTER CIRCUIT USING CURRENT-MODE CMOS
    CURRENT, KW
    ELECTRONICS LETTERS, 1992, 28 (12) : 1111 - 1112