Linear-Phase Lattice FIR Digital Filter Architectures Using Stochastic Logic

被引:13
|
作者
Liu, Yin [1 ]
Parhi, Keshab K. [1 ]
机构
[1] Univ Minnesota, Minneapolis, MN 55455 USA
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2018年 / 90卷 / 05期
基金
美国国家科学基金会;
关键词
Stochastic computing; Stochastic logic; FIR digital filter; Lattice structure; Linear-phase FIR filters; Fault-tolerance; Hardware complexity; COMPUTATION;
D O I
10.1007/s11265-017-1224-z
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents novel architectures for linear-phase FIR digital filters using stochastic computing. Stochastic computing systems require fewer logic gates and are inherently fault-tolerant. Thus, these structures are well suited for nanoscale CMOS technologies. Compared to direct-form linear-phase FIR filters, linear-phase lattice filters require twice the number of multipliers but the same number of adders. The hardware complexities of stochastic implementations of linear-phase FIR filters for direct-form and lattice structures are comparable. This is because multipliers do not require any more area than adders. Two stochastic implementations of lattice FIR filters are proposed in this paper. Using speech signals from ICA '99 Synthetic Benchmarks, it is shown that, for linear-phase FIR filters, the signal-to-error ratios of stochastic direct-form and stochastic lattice filters are abou the same.
引用
收藏
页码:791 / 803
页数:13
相关论文
共 50 条
  • [41] Hardware-efficient parallel structures for linear-phase FIR digital filter based on iterated short convolution algorithm
    Tian, Jing-Jing
    Li, Guang-Jun
    Li, Qiang
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (05): : 1151 - 1157
  • [42] A METHOD FOR ACCELERATING THE DESIGN OF OPTIMAL LINEAR-PHASE FIR DIGITAL-FILTERS
    BOMAR, BW
    WINKLEMAN, BC
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1991, 39 (06) : 1419 - 1421
  • [43] VERY FAST METHOD FOR THE DESIGN OF FIR DIGITAL-FILTERS WITH LINEAR-PHASE
    JANARDHANAN, P
    NEELAKANTAN, MN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1988, 35 (02): : 253 - 254
  • [44] Hardware-Efficient VLSI Implementation for 3-Parallel Linear-Phase FIR Digital Filter of Odd Length
    Tsao, Yu-Chi
    Choi, Ken
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 998 - 1001
  • [45] High throughput and energy efficient linear phase FIR filter architectures
    Patali, Pramod
    Kassim, Shahana Thottathikkulam
    MICROPROCESSORS AND MICROSYSTEMS, 2021, 87
  • [46] Design of Equiripple 2-d linear-phase FIR digital filters using genetic algorithm
    Wysocka-Schillak, Felicja
    NUMERICAL METHODS AND APPLICATIONS, 2007, 4310 : 263 - 270
  • [47] DESIGN OF LINEAR-PHASE FIR NOTCH FILTERS
    YU, TH
    MITRA, SK
    BABIC, H
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 1990, 15 : 133 - 155
  • [48] Linear-phase FIR filter design based on the weighted L2 norm
    Dai, Wei-hua
    Qiao, Chun-jie
    Wang, Yue-ke
    Zhou, Chao
    WIRELESS COMMUNICATION AND SENSOR NETWORK, 2016, : 934 - 942
  • [49] On linear-phase FIR filters with variable bandwidth
    Johansson, H
    Löwenborg, P
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (04) : 181 - 184
  • [50] A new synthesis procedure for linear-phase paraunitary digital filter banks
    Chen, L
    Chan, KP
    Nguyen, TQ
    Zheng, Y
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2377 - 2380